# TEC1600-12-074xA ## **AC-DC CRPS Front-End Power Supply** TEC1600-12-074xA is a 1600 Watt, CRPS AC to DC power supply module with a +12.2 V main DC output and a +12.2 V standby output. The power supply operates as a single supply, or N+1 parallel configuration. TEC1600-12-074xA utilizes full digital control architecture for greater efficiency, control and functionality. This power supply meets international safety standards and displays the CE-Mark for the European Low Voltage Directive (LVD). ## **Key Features & Benefits** - 80 PLUS Titanium Efficiency - Input Voltage Range 90 140 / 180 264 VAC; 180 300 VDC - Output Voltage 12.2 VDC - +12.2 VSB (3 A) Standby Output - Output Power up to 1600 W - Intel Standard CRPS Form Factor - Dimensions: 185 x 73.5 x 40 mm (7.28 x 2.89 x 1.57 in) - High Power Density - UL/CSA 62368-1, EN/IEC 62368-1 Certified - Supports N+1 Redundancy, SMART\_ON Redundancy, Internal ORing - Black Box Recorder, Bootloader - Clockwise and Counter-Clockwise Fan Rotation - Supports Power Management Bus Communication Protocol ## **Applications** - Networking Switches - Servers & Routers - Telecommunications #### 1 ORDERING INFORMATION | TEC | 1600 | | 12 | | 074 | x | Α | |-----------------------|-------------|------|-----------|------|---------|-------------------------|-------| | <b>Product Family</b> | Power Level | Dash | V1 Output | Dash | Width | Airflow | Input | | TEC Front-Ends | 1600 W | | 12 V | | 73.5 mm | N: Normal<br>R: Reverse | A: AC | #### 2 INPUT | PARAMETER | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |---------------------------------|------------------------------------------------------------------------------------------------------|--------------|---------|-----|------------------| | | Low Voltage AC Range (1000 W) | 90 | 100-127 | 140 | V <sub>RMS</sub> | | | Start-up | | 80-88 | | VAC | | | Power Off | | 70-79 | | VAC | | | Only High Voltage AC Range (1600 W) | 180 | 200-240 | 264 | V <sub>RMS</sub> | | | Start-up | | 171-179 | | VAC | | Input Voltage Ranges | Power Off | | 159-169 | | VAC | | | AC Input Voltage Protection | 301 | | 318 | VAC | | | HVDC (240 V) | 180 | 240 | 300 | VDC | | | Start-up | | 167-175 | | VDC | | | Power Off | | 155-165 | | VDC | | | DC Input Voltage Protection | 330 | | 345 | VDC | | AC Line Inrush Current | | | | 25 | $A_{pk}$ | | Input Frequency | | 47 | 50/60 | 63 | Hz | | | 230 and 240 VAC and 50/60 Hz, 10% load | 0.90 | | | | | Power Factor | 230 and 240 VAC and 50/60 Hz, 20% load | 0.96 | | | | | Power Factor | 230 and 240 VAC and 50/60 Hz, 50% load | 0.98 | | | | | | 230 and 240 VAC and 50/60 Hz, 100% load | 0.99 | | | | | | 200 to 240 VAC and 50/60 Hz, $>$ 10% & $<$ 20% load | | | 15 | | | Current iTHD<br>(Total Harmonic | 200 to 240 VAC and 50/60 Hz, ≥ 20% load | | | 10 | % | | Distortion) | 200 to 240 VAC and 50/60 Hz, ≥ 40% load | | | 8 | 70 | | | 200 to 240 VAC and 50/60 Hz, ≥ 50% load | | | 5 | | | | 230 VAC / 60 Hz, 10% load | 90 | | | % | | Efficiency | 230 VAC / 60 Hz, 20% load | 94 | | | % | | Linciency | 230 VAC / 60 Hz, 50% load | 96 | | | % | | | 230 VAC / 60 Hz, 100% load | 92 | | | % | | Hold-up Time | @ 100% loading | 10 | | | ms | | 12V <sub>SB</sub> Hold-up Time | @ 100% load | 70 | | | ms | | AC Line Sag | 0 to 1/2 AC cycle (nom AC voltage ranges, 50/60 Hz) No loss of function or performance. (0%-60%load) | | 95 | | % | | AO LINE Oay | > 1 AC cycle (nom AC voltage ranges, 50/60 Hz)<br>Loss of function acceptable, self recoverable | 30 | | | % | | AO Lina Ourre | Continuous (nom AC voltage ranges, 50/60 Hz) No loss of function or performance | | 10 | | % | | AC Line Surge | 0 to 1/2 AC cycle (mid-point of nom VAC ranges, 50/60 Hz) No loss of function or performance | | 30 | | % | | AC Line Isolation | Primary to secondary; reinforced insulation (IEC 60950) | 3000<br>4242 | | | VAC<br>VDC | - 1. Maximum input current at low input voltage range is measured at 100-127 VAC, at max load (12 Arms) - 2. Maximum input current at high input voltage range is measured at 200-240 VAC, at max load (10 Arms) - 3. 8 Arms maximum while input voltage is 240 VDC.at max load. - 4. AC Brown-in / Brown-Out can be used 100% of rated load only above 1V/s variation of input voltage, otherwise should become 80% of rated load for low slope of Vin. - 5. Either Line or Neutral could be the positive polarity of 240 VDC application. - 6. The power supply shall not be damaged when the input voltage is in the range of 265 VAC~300 VAC for a long time. #### 3 OUTPUT | PARAMETER | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |------------------------------------|--------------------------------------------------------|--------|--------|-----------|-----------| | Output Voltage | | | 12.2 | | VDC | | Voltage Regulation Limits | ± 5 % | +11.59 | +12.2 | +12.81 | $V_{RMS}$ | | Max Continuous Output Power | Low line: 1000 W | | | 1600 | W | | Output Current | @ 100-140 VAC<br>@ 200-264 VAC | 0 | | 82<br>132 | Α | | Overshoot / Undershoot | | | ± 5 | | % | | Transient Load * | $\Delta$ Step Load Size, 60% of Load Max, 2200 $\mu F$ | | | 2.5 | A/μs | | Capacitive Loading | | 2200 | | 70000 | μF | | Output Ripple & Noise | 20 MHz BW | | | 120 | mVpp | | +12 V <sub>SB</sub> OUTPUT | | | | | | | +12 V <sub>SB</sub> Output Voltage | | | + 12.2 | | $V_{SB}$ | | Voltage Regulation Limits | ± 5 % | +11.59 | +12.2 | +12.81 | $V_{RMS}$ | | +12 V <sub>SB</sub> Output Current | | 0 | | 3 | Α | | Overshoot / Undershoot | | | ± 5 | | % | | Transient Load | $\Delta$ Step Load Size = 1 A, 100 μF | | | 0.5 | A/μS | | Capacitive Loading | | 100 | | 3100 | μF | | Output Ripple & Noise | 10 Hz to 20 MHz BW | | | 120 | mVpp | <sup>\*</sup> For dynamic condition +12 V min loading is 1 A #### 3.1 CRPS LOAD REQUIREMENTS | Output | Input voltage<br>(VAC) | Min.<br>(A) | Max. Continuous<br>(A) | CLST Peak<br>20 sec duration <sup>2</sup><br>(A) | Pmax. app Peak<br>10 msec duration <sup>3</sup><br>(A) | Pmax Peak<br>100 µsec duration <sup>4</sup><br>(A) | |------------|------------------------|-------------|------------------------|--------------------------------------------------|--------------------------------------------------------|----------------------------------------------------| | 12.2V main | 200 – 264 | 0 | PSU rating (132 A) | Rated + 10 A | Rated + 72 A | Rated + 105 A | | 12.2V main | 100 – 140 | 0 | PSU rating (82 A) | Rated + 10 A | Rated + 72 A | Rated + 105 A | | 12Vstby 1 | 100 – 240 | 0 | 3 | 3.5 | NA | NA | - 1. 12Vstby must provide 6.0A with two power supplies in parallel. The Fan may work when stby current >1.5A. - Close Loop System Throttling (CLST) Peak load duration is based on thermal sensor and assertion of the SMBAlert# signal. Minimum peak power duration shall be 20 seconds without asserting the SMBAlert# signal at maximum operating temperature. - 3. Pmax.app peak duty cycle shall be 25%; 4 ms at Pmax.app peak / 12 ms at CLST Peak. Applying a Pmax.app peak load must not trip the SMBAlert# signal. The maximum length of time the Pmax.app peak must be supported is based on the SMBAlert# signal asserting. The PSU must support this peak load for 5 ms after SMBAlert# asserts. - 4. Pmax peak must be supported by the PSU based on PMAX Protection requirements that included added system 12V capacitors. - 5. C14 Inlet current de-rating may exceed during low line Peak Current condition. - 6. The low line condition max output power should not exceed 1000W. - 7. Pmax.app Peak 10 ms 72A and Pmax Peak 100µs 105A is the max current; The Pmax.app Peak and Pmax Peak test allows for an external maximum of 8800uF ordinary aluminum electrolytic capacitors. ## **3.2 TIMING REQUIREMENTS** ## **Timing Values for Signal Timing Sequence** | ITEM | DESCRIPTION | MIN | MAX | UNITS | |--------------------------|---------------------------------------------------------------------------------------------------|-----|------|-------| | Tvout rise | Output voltage rise time for the +12V. | 5 | 70 | ms | | T12vsb rise | Output voltage rise time for the +12VSB output. | 5 | 70 | ms | | $T_{AC\_OFF\_Vin\_good}$ | The time interval between AC Drop to zero to Vin_good signal gets asserted. | | 4 | ms | | $T_{Vin\_good\_PWOK}$ | Vin_good shall be get asserted 1ms prior to PWOK during ac loss event. | 1 | | ms | | Tsb_on delay | Delay from AC being applied to 12VSB being within regulation. | | 1500 | ms | | Tac_on_delay | Delay from AC being applied to all output voltages being within regulation. | | 3000 | ms | | Tvout holdup | Time 12V output voltage dropping to regulation after loss of AC at 100% load condition. | 11 | | ms | | Tpwok holdup | Delay from loss of AC to desertion of PWOK at 100% load condition. | 10 | | ms | | Tpson#_on_delay | Delay from PSON# active to output voltages within regulation limits. | 5 | 400 | ms | | Tpson#_pwok | Delay from PSON# deactivate to PWOK being deserted. | | 5 | ms | | Tpwok_on | Delay from output voltages within regulation limits to PWOK asserted at turn on. | 100 | 500 | ms | | Tpwok off | Delay from PWOK de-asserted to +12V dropping out of regulation limits. | 1 | | ms | | Tpwok_low | Duration of PWOK being in the deserted state during an off/on cycle using AC or the PSON# signal. | 100 | | ms | | Tsb_vout | Delay from 12 VSB being in regulation to O/Ps being in regulation at AC turn on. | 50 | 1000 | ms | | T12VSB holdup | Time the +12VSB output voltage stays within regulation after loss of AC. | 70 | | ms | Figure 1. Signal Timing Sequence #### 4 PROTECTION Protection circuits inside the power supply cause only the power supply's main outputs to shutdown. If the power supply latches into a shutdown state due to a fault condition on any output, the power supply will return to normal operation only after the fault has been removed and the power supply has been power-cycled. Both methods of resetting the power supply shall be designed into the supply so that the user may choose which method to use. Reset can be accomplished in one of two ways as below: - a) Removing AC input power for 10 sec or toggling PSON# signal shall be able to reset the latch off protection. - b) Cycling the state of PSON# from on to off to on. The minimum cycle time will be 100ms. #### 4.1 OVER CURRENT PROTECTION (OCP) The power supply has over current protection (OCP), over current warning (OCW), and over power protection (OPP) limits. These are defined to protect the PSU and to allow peak currents to power the system without the PSU shutting down. Fast OCW and Slow OCW levels are defined to assert SMBAlert# to allow the system to throttle power to protect the PSU; but also, to allow peak current to the system without throttling the system. When OCP trips; it shall shutdown and latch OFF the PSU. This will be cleared only by an AC power cycle. The power supply shall not be damaged from repeated power cycling in this condition. PSON# cycling shall NOT reset the over current fault bit or cause the power supply to restart. Only a cycle of the input power shall reset the over current fault bit and allow the PSU to power on again. This is used to protect the system from over heating due to repeated fast power cycling into a faulted short condition in the system. 12VSB will be auto-recovered after removing OCP limit. | | THRES | | HOLDS | TIM | ING | |-----------------------|------------------------------------------------------------------------------|---------------|---------------|--------|--------| | PARAMETER | DESCRIPTION | MIN | MAX | MIN | MAX | | OPP / Fast OCP 1,4 | Over power protection (voltage foldback then latch after MIN timing) | Rating + 82 A | Rating + 92 A | 100 μs | | | Slow OCP | Slow over current protection<br>(shutdown and latch after MIN/MAX<br>timing) | Rating + 20 A | Rating + 30 A | 20 ms | 100 ms | | Fast OCW <sup>2</sup> | Fast over current warning (SMBAlert#) | Rating + 72 A | Rating + 82 A | 400 μs | 800 μs | | Slow OCW 3 | Slow over current warning (SMBAlert#) | Rating + 10 A | Rating + 20 A | 10 ms | 15 ms | | OCPstby | Stby over current protection (shutdown, hiccup mode) | 3.6 A | 4.0 A | 1 ms | 100 ms | #### Notes - <sup>1</sup> Over power protection mode shall be held for at least 100µsec before OCP shuts down the PSU - <sup>2</sup> Fast OCW threshold must be set below the OPP / Fast OCP threshold. Fast OCW shall hold the SMBAlert# signal asserted for 50 ms to 150 ms; then de-assert. - <sup>3</sup> Slow OCW threshold must be set below the Slow OCP threshold - <sup>4</sup> OPP feature is not needed if fast V-mode is present and enabled in the platform. Instead the PSU shall use this threshold as an Over Current Protection level and shutdown to protect itself. ## 4.2 OVER AND UNDER VOLTAGE PROTECTION (OVP / UVP) The power supply over / under voltage protection will be locally sensed. The power supply will shutdown and latch off after an over / under voltage condition occurs. This latch will be cleared by toggling the PSON# signal or by an AC power interruption. The values are measured at the output of the power supply's connectors. The voltage should never exceed the maximum levels when measured at the power connectors of the power supply connector during any single point of fail. The voltage should never trip any lower than the minimum levels when measured at the power connector. 12 V<sub>SB</sub> will be autorecovered after removing OVP limit. | PARAMETER | DESCRIPTION / CONDITION | MIN | MAX | UNIT | |--------------------------------|----------------------------|------|------|------| | Over Voltage Protection (OVP) | +12 V Output | 13.5 | 14.5 | V | | | +12 V <sub>SB</sub> Output | 13.5 | 14.5 | V | | Under Voltage Protection (UVP) | +12 V Output | 10 | 10.9 | V | | | +12 V <sub>SB</sub> Output | | | V | ## **4.3 OVER TEMPERATURE PROTECTION (OTP)** The power supply will be protected against over temperature conditions caused by loss of fan cooling or excessive ambient temperature. In an OTP condition the PSU will shutdown. When the power supply temperature drops to within specified limits, the power supply will restore power automatically, while the 12 $V_{SB}$ remains always on. The OTP circuit must have built in margin such that the power supply will not oscillate on and off due to temperature recovering condition. The OTP trip level shall have a minimum of 5°C of ambient temperature margin. | MODEL NAME | PARAMETER | DESCRIPTION /<br>CONDITION | TRIGGER<br>POINT | TOLERANCE | UNIT | |------------------|-----------------------------------|----------------------------|------------------|-----------|------| | TEC1600 10 074NA | Over Temperature Warning (OTW) | Warning, inlet air | 62 | 3 | °C | | TEC1600-12-074NA | Over Temperature Protection (OTP) | Shutdown, inlet air | 65 | 3 | °C | | TEC1000 10 074DA | Over Temperature Warning (OTW) | Warning, inlet air | 58 | 3 | °C | | TEC1600-12-074RA | Over Temperature Protection (OTP) | Shutdown, inlet air | 60 | 3 | °C | ## 4.4 SHORT CIRCUIT PROTECTION (SCP) A short circuit is resistance of $50m\Omega$ or less, applied to any output during start-up or while running will not cause any damage to the power supply (connectors, components, PCB traces, etc.). The power supply shuts down and latches off for short on main outputs but recovers upon PS\_ON toggled or AC re-applied. When the Standby output VSB is shorted the output may go into "hiccup mode", and all outputs shuts down upon a short circuit of the VSB. When the short is removed on VSB, the power supply shall recover automatically. #### 5 CONTROL The below table is a TTL signals summary, which presents all the pull-high resistance and pull-up location. The ripple voltage for all TTL signals shall be less than 250 mV @ B.W = 20 MHz with a "SMB to BNC Male Coaxial Cable, 50 Ohm, 1m". | Pin No. | Pin Name | Pin Type (I/O/A) | Active | Pull-up Res. Of PSU (kΩ) | Pull-up Vol. (V | |---------|--------------------------|------------------|--------|--------------------------|-----------------| | A19 | SDA | 1/0 | | 10k/0603 | 3.3 | | A20 | SCL | 1/0 | | 10k/0603 | 3.3 | | A21 | PSON# | l l | Low | 10 | 3.3 | | A22 | SMBAlert# | 0 | Low | 10 | 3.3 | | A25 | PWOK | 0 | High | 0.02 | 3.3 | | B19 | A0 | 1 | | 10 | 3.3 | | B20 | A1 | 1 | | 10 | 3.3 | | B22 | SMART_ON | 1/0 | High | | | | B23 | 12VOUT Load<br>Share Bus | Α | | | | | B24 | PRESENT# | Input | Low | 0.1 | GND | | B25 | Vin_good | 0 | High | 2 | 3.3 | #### 5.1 DEVICE ADDRESS LOCATION (PIN B19: A0; PIN B20: A1) Address Bit 0: A $10k\Omega$ pull-up resistor pulled to internal +3.3 V in the PSU. Address Bit 1: A $10k\Omega$ pull-up resistor pulled to internal +3.3 V in the PSU. | LOCATIONS | PSU#1 | PSU#2 | | |--------------------------|------------------------------------------------|--------|--| | PBD addressA1/A0 | 0/0 | 0/1 | | | Power supply FRU device | A0h | A2h | | | Power supply PSMI device | B0h | B2h | | | Signal type | 10k ohm pull up resistor from +3.3 Vdd device. | | | | A1 or $A0 = low$ | A1 or A0 address bit = 0 | | | | A1 or A0 = high | A1 or A0 address bit = 1 | | | | | MIN | MAX | | | Logic level low voltage | 0 V | 0.4 V | | | Logic level high voltage | 2.4 V | 3.46 V | | ## 5.2 I2C BUS (PIN A20: SCL; PIN A19: SDA) SCL is the SMBus clock input to the supply, SDA is the bi-directional SMBus data path to /from the supply. Both signals have a pull-up resistor to 3.3 V internal located in power supply. The pull-up must be diode isolated to prevent an unpowered/faulted supply from loading the signal. It must be designed to not glitch bus during hot plug and unplugging. The Power Management Bus operation frequency is 100 kHz. It shall conform to SMBus V2.0 signaling protocol standards. And this specification is based on the Power Management Bus specification parts I and II, revision 1.2. The hardware setting in SDA and SCL is Inner Pulled up Resistor to internal 3.3V = 10k ohm / 0603. Inner Filter MAX capacitor less than 68pF. Inner serial Resistor (Rs) = 10 ohm / 0603. #### Note: Once the internal communication between primary and second DSP/MCU fault is detected, the Fan speed shall be run at full speed until the fault is removed. #### 5.3 SMBAlert# (PIN A22) This is an active low signal and indicates that the power supply is experiencing a problem that the user should investigate. This shall be asserted due to Critical events or Warning events. The signal shall activate in the case of critical component temperature reached a warning threshold, general failure, over-current, over-voltage, under-voltage, failed fan. This signal may also indicate the power supply is reaching its end of life or is operating in an environment exceeding the specified limits. This signal is to be asserted in parallel with LED turning solid Amber or blink Amber. | SIGNAL TYPE (ACTIVE LOW) | OPEN COLLECTOR / DRAIN OUTPUT FROM POWER SUPPLY. PULL-UP TO 3.3 VSB LOCATED IN SYSTEM. | | | | |-----------------------------------------|----------------------------------------------------------------------------------------|--------|--|--| | Alert# = High | OK | | | | | Alert# = Low | Power Alert to system | | | | | | MIN | MAX | | | | Logic level low voltage, Isink = 4 mA | 0 V | 0.4 V | | | | Logic level high voltage, Isink = 50 uA | | 3.46 V | | | | Sink current, Alert# = low | | 4 mA | | | | Sink current, Alert# = high | | 50 μΑ | | | #### 5.4 PSON# (PIN A21) The PSON# signal is required to remotely turn on/off the power supply. PSON# is an active low signal that turn on the main power rails. When this signal is not pulled low by the system, or left open, the outputs turn off. The power supply shall provide an internal pull-up resistor to high. The power supply shall also provide de-bounce circuitry on PSON# to prevent it from oscillating on/off at startup when activated by mechanical switch. Provisions for de-bouncing will be included in the PSON# circuitry to prevent the power supply from oscillating on/off at startup. | SIGNAL TYPE | ACCEPTS AN OPEN COLLECTOR/DRAIN INPUT FROM THE SYSTEM. PULL-UP TO 3.3VSB LOCATED IN POWER SUPPLY. | | | | |-------------------------------------|---------------------------------------------------------------------------------------------------|--------|--|--| | PSON# = Low | ON | | | | | PSON# = High or Open | OFF | | | | | | MIN | MAX | | | | Logic level low (power supply ON) | 0 V | 1.0 V | | | | Logic level high (power supply OFF) | 2.0 V | 3.46 V | | | | Source current, Vpson# = low | | 4 mA | | | PSON# signal should be logic level low (PSU ON) when the voltage between $0V \sim 1V$ and become logic level high (PSU OFF) when the voltage between $2.0V \sim 3.46V$ . So, the signal may become logic level low when the voltage little larger than 1V and become logic level high when the voltage little smaller than 2.0V. #### 5.5 PWOK (PIN A25) This signal should be asserted high by the power supply to indicate that all outputs are within the regulation. Conversely, this signal should be de-asserted to a low state when any of the DC outputs voltage falls below its under voltage threshold, or when mains power has been removed for a time sufficiently long so that power supply operation can't be guaranteed. This signal will have an internal pull-up resistor to internal 3.3V sources. | SIGNAL TYPE | OPEN COLLECTOR/DRAIN OUTPUT FRO<br>PULL-UP TO 3.3VSB LOCATED IN THE P | | | |--------------------------------------------|-----------------------------------------------------------------------|--------|--| | PWOK = High | Pow | ver OK | | | PWOK = Low | Power Not OK | | | | | MIN | MAX | | | Logic level low voltage, Isink = 400 uA | 0 V | 0.4 V | | | Logic level high voltage, Isource = 200 uA | 2.4 V | 3.46 V | | | Sink current, PWOK = low | | 400 μΑ | | | Source current, PWOK = high | | 500 μΑ | | | PWOK delay: Tpwok_on | 100 ms | 500 ms | | | Power down delay: TPWOK_OFF | 1 ms | | | | PWOK rise and fall time | | 100 μs | | ## 5.6 SMART\_ON REDUNDANT SIGNAL (PIN B22: SMART\_ON\_BUS, ENABLE BY SYSTEM) This signal should be connected at system board for smart redundant function. This pin is used in the SMART\_ON Redundancy mode control which all of SMART\_ON Redundancy Bus signals should be tied together. When the pin is HIGH in the SMART\_ON Redundancy mode, the slave power supply will enter the SMART\_ON Standby mode sleep mode (sleep mode, +12VDC keeps the voltage and stops the power out); and when the pin is LOW, the SMART\_ON Standby mode power supplies will in normal redundancy mode. SMART\_ON Redundancy feature supports 1+1, 2+1, 3+1 and 2+2 redundant configurations. It uses the Power Management Bus manufacturer specific command area to define Power Management Bus commands for the system to communicate with the power supplies for enabling, configuration, and monitoring. #### Notes Maximum load share voltage = 8.0V at 100% of rated output power. These are example load share bus threshold; for any power supply these shall be customized to maintain the best efficiency curve that specific model. ## 5.7 12VOUT LOAD SHARE BUS (PIN B23) This input / output will allow two or more power supplies to share output current between them. If one of the supplies fail the remaining supplies must pick up the entire load without any of the outputs dropping out of regulation. A defective supply that is connected to the output voltage bus will not have an adverse effect on the operation of the remaining function supplies. | TOTAL<br>LOAD | NUMBER OF SUPPLIES | VLS (V) MINIMUM | VLS (V) NOMINAL | VLS (V) MAXIMUM | |---------------|--------------------|-----------------|-----------------|-----------------| | 100% | 2 | 3.8 | 4 | 4.2 | | 50% | 2 | 1.8 | 2 | 2.2 | | 20% | 2 | 0.64 | 0.8 | 0.96 | | 100% | 1 | 7.76 | 8 | 8.24 | | 50% | 1 | 3.8 | 4 | 4.2 | | 20% | 1 | 1.4 | 1.6 | 1.8 | | 0% | 1 | 0 | 0 | 0.3 | #### 5.7.1 SHARING ACCURACY The 12V main will have active load sharing. The failure of a power supply should not affect the load sharing or output voltages of the other supplies and does not cause these outputs to go out of regulation in the system. | SYSTEM<br>LOAD | SHARING ACCURACY | |----------------|------------------| | 100% | ± 3% | | 50% | ± 8% | | 20% | ± 15% | ## **5.8 PRESENT# (Pin B24)** This pin will be tied to Standby return through a resistor. System side should have a pull-up resistor which limits the max current 4mA to go through from this signal pin to the power supply, the pull-down resistor shall be 0 ohm with 1206/0805 package or short PRESENT# to ground directly. #### 5.9 Vin\_good (Pin B25) This signal is an output to indicate AC power is existence and is within operation range. It should act from high to low level within 4 mS only for Vin drops out to zero and input voltage brown-out events. The 4 mS timing is defined as Vin = 0 to Vin\_good signal low level | SIGNAL TYPE | PULL-UP 1K $\Omega$ TO INTERNAL 3.3 V LOCATED IN POWER SUPPLY | | | |-------------------------------------|---------------------------------------------------------------|----------|--| | Vin_good = High | Input voltage is in operating range | | | | Vin_good = Low | Input voltage is out of operating range | | | | | MIN | MAX | | | Logical Level Low, ISINK = 4 mA | 0 V | 0.4 V | | | Logical Level High, ISOURCE = 50 uA | 2.4 V | 3.46 V | | | Sink current, Vin_good =low | | 4 mA | | | Source current, Vin_good = high | | 50 uA | | | Vin_good rise and fall time | | 400 uSec | | #### **6 FRU REQUIREMENTS** #### **6.1 FRU DATA** For identification of the power supply an internal 256x8 bit EEPROM with PMBus interface is used. The information in the EEPROM follows the IPMI (Platform Management FRU Information Storage Definition) guidelines Document Revision 1.1 from November 15, 1999. ## **6.2 FRU DEVICE PROTOCOL** The FRU device will implement the same protocols, including the Byte Read, Sequential Read, Byte Write, and Page Read protocols. Four pins will be allocated for the FRU information on the Power Supply connector. One pin is the serial clock (SCL). The second pin is used for serial data (SDA). Two pins are for address lines to indicate to the power supply's EEPROM which position the power supply is located in the system. The SCL and SDA signals are pulled up by system, the address lines are also pulled up by system. | A1 LOGICAL VOLTAGE | A0 LOGICAL VOLTAGE | PSU ADDRESS | FRU ADDRESS | |--------------------|--------------------|-------------|-------------| | 0 | 0 | 0xB0 | 0xA0 | | 0 | 1 | 0xB2 | 0xA2 | | 1 | 0 | 0xB4 | 0xA4 | | 1 | 1 | 0xB6 | 0xA6 | ## 7 POWER MANAGEMENT BUS Refer to the Power Management Bus application profile for systems for requirements. Note. Power Management Bus signal should be pull up to 3.3V only inside PSU. ## 7.1 POWER MANAGEMENT BUS COMMAND SET The following table shows mandatory Power Management Bus commands to be supported by the PSU. | COMMAND | | SMBUS TRAN | NSACTION TYPE: | NUMBER OF | | |----------|--------------------|--------------|-----------------------------|---------------|---------------------------------------| | CODE | COMMAND NAME | Writing Data | Reading Data | DATA<br>BYTES | COMMENT | | 00h | PAGE | Write Byte | Read Byte | 1 | | | 01h | OPERATION | Write Byte | Read Byte | 1 | 0x80 ON;<br>0x00 OFF<br>Default: 0x80 | | 02h | ON_OFF_CONFIG | Write Byte | Read Byte | 1 | | | 03h | CLEAR_FAULTS | Send Byte | N/A | 0 | | | 05h | PAGE_PLUS_WRITE | Block Write | N/A | Variable | | | 06h | PAGE_PLUS_READ | N/A | Block Write –<br>Block Read | Variable | | | 19h | CAPABILITY | N/A | Read Byte | 1 | 0xB0 | | 1Ah | QUERY | N/A | Block Write –<br>Block Read | 1 | | | 1Bh | SMBALERT_MASK | Write Word | Block Write –<br>Block Read | 2 | | | 20h | VOUT_MODE | | Read Byte | 1 | 0x17 (n=-9) | | 21h | VOUT_COMMAND | Write Word | Read Word | 2 | | | 30h | COEFFICIENTS | N/A | Block Write –<br>Block Read | 5 | Use for Ein/Eout | | 31h | POUT_MAX | N/A | Read Word | 2 | | | 3Ah | FAN_CONFIG_1_2 | Write Byte | Read Byte | 1 | Default is Duty | | 3Bh | FAN_COMMAND_1 | Write Word | Read Word | 2 | | | 4Ah | IOUT_OC_WARN_LIMIT | | Read Word | 2 | | | 51h | OT_WARN_LIMIT | | Read Word | 2 | | | 5Dh | IIN_OC_WARN_LIMIT | | Read Word | 2 | | | 6Ah | POUT_OP_WARN_LIMIT | | Read Word | 2 | | | 6Bh | PIN_OP_WARN_LIMIT | | Read Word | 2 | | | 78h | STATUS_BYTE | Write Byte | Read Byte | 1 | | | Bit 6 | OFF | | | | | | Bit 5 | VOUT_OV_FAULT | | | | | | Bit 4 | IOUT_OC | | | | | | Bit 3 | VIN_UV | | | | | | Bit 2 | TEMPERATURE | | | | | | Bit 1 | CML | | | | | | Bit 0 | NON OF THE ABOVE | | | | | | 79h | STATUS_WORD | Write Word | Read Word | 2 | | | Bit 7(H) | VOUT | | | | | | Bit 6 | IOUT/POUT | | | | | | Bit 5 | INPUT | | | | | | Bit 3 | POWER_GOOD# | | | | | | Bit 2 | FANS | | | | | | Bit 6(L) | OFF | | | | | | Bit 5 | VOUT_OV_FAULT | | | | | | Bit 4 | IOUT_OC_FAULT | | | | | | Bit 3 | VIN_UV_FAULT | | | | | | Bit 2 | TEMPERATURE | | | | | | Bit 1 | CML | | | | | | Bit 0 | NON OF THE ABOVE | | | | | |-------------|---------------------------------|-------------|------------|---------------|--------------------------| | | | Write Dute | Dood Duto | 4 | | | 7Ah | STATUS_VOUT | Write Byte | Read Byte | 1 | | | Bit 7 | VOUT_OV_FAULT | | | | | | Bit 4 | VOUT_UV_FAULT | Maita Data | DI D-+- | 4 | | | 7Bh | STATUS_IOUT | Write Byte | Read Byte | 1 | | | Bit 7 | lout OC fault | | | | | | Bit 5 | lout OC warning | | | | | | Bit 1 | Pout OP fault | | | | | | Bit 0 | Pout OP warning | | | | | | 7Ch | STATUS_INPUT | Write Byte | Read Byte | 1 | | | Bit 5 | Vin UV warning | | | | | | Bit 4 | Vin UV fault | | | | | | Bit 3 | Unit off for insufficient input | | | | | | Bit 1 | lin over current warning | | | | | | Bit 0 | Pin over power warning | | | | | | 7Dh | STATUS_TEMPERATURE | Write Byte | Read Byte | 1 | | | Bit 7 | OT fault | | | | | | Bit 6 | OT warning | | | | | | 7Eh | STATUS_CML | Write Byte | Read Byte | 1 | | | Bit 7 | Invalid COMMAND | | | | | | Bit 6 | Invalid DATA | | | | | | Bit 5 | TEC Failed | | | | | | 81h | STATUS_FANS_1_2 | Write Byte | Read Byte | 1 | | | Bit 7 | Fan 1 fault | | , | | | | Bit 5 | Fan 1 warning | | | | | | Bit 3 | Fan1 speed overridden | | | | | | 86h | READ EIN | N/A | Block Read | 6 | DIRECT Data Format | | 87h | READ_EOUT | N/A | Block Read | 6 | DIRECT Data Format | | 88h | READ_VIN | N/A | Read Word | 2 | Linear | | 89h | READ_IIN | N/A | Read Word | 2 | Linear | | 8Bh | READ_VOUT | N/A | Read Word | 2 | Linear16 | | 8Ch | READ_IOUT | N/A | Read Word | 2 | Linear | | 8Dh | READ_TEMPERATURE_1 | N/A | Read Word | 2 | Ambient | | 8Eh | READ TEMPERATURE 2 | N/A | Read Word | 2 | SR Hotspot | | 8Fh | | | Read Word | 2 | | | | READ_TEMPERATURE_3 | N/A | | | PFC Hotspot | | 90h | READ_FAN_SPEED_1 | N/A | Read Word | 2 | In RPM | | 96h | READ_POUT | N/A | Read Word | 2 | Linear | | 97h | READ_PIN | N/A | Read Word | 2 | Linear | | 98h | POWER MANAGEMENT BUS_REVISION | N/A | Read Byte | 1 | 1.2 | | 99h | MFR_ID | Block Write | Block Read | Variable (3) | "bel" | | | _ | | | | "TEC1600-12-074NA" | | 9Ah | MFR_MODEL | Block Write | Block Read | Variable (16) | "TEC1600-12-074RA" | | 9Bh | MFR_REVISION | Block Write | Block Read | Variable (3) | "VXX" | | 9Ch | MFR LOCATION | Block Write | Block Read | Variable (8) | "DONGGUAN" | | 9Dh | MFR_DATE | Block Write | Block Read | Variable (8) | "YYYYMMDD" | | 9Eh | MFR_SERIAL | Block Write | Block Read | Variable (19 | Serial Number | | 9Fh | APP PROFILE SUPPORT | N/A | Block Read | Variable (13 | Power Management Bus 1.2 | | A0h | MFR_VIN_MIN | N/A | Read Word | 2 | 90V | | A011 | MFR_VIN_MAX | N/A | Read Word | 2 | 264V | | A111 | MFR_IIN_MAX | N/A | Read Word | 2 | 2041 | | A2II<br>A3h | MFR_PIN_MAX | N/A | Read Word | 2 | | | | | N/A<br>N/A | Read Word | | 11 501/ | | A4h | MFR_VOUT_MIN | | | 2 | 11.59V | | A5h | MFR_VOUT_MAX | N/A | Read Word | 2 | 12.81V | | A6h | MFR_IOUT_MAX | N/A | Read Word | 2 | | |-----|-----------------------------------------------|-------------|------------|----------|-----------------| | A7h | MFR_POUT_MAX | N/A | Read Word | 2 | | | A8h | MFR_TAMBIENT_MAX | N/A | Read Word | 2 | | | A9h | MFR_TAMBIENT_MIN | N/A | Read Word | 2 | | | AAh | MFR_EFFICIENCY_LL | N/A | Block Read | 14 | At 20%/50%/100% | | ABh | MFR_EFFICIENCY_HL | N/A | Block Read | 14 | At 20%/50%/100% | | B0h | POWER MANAGEMENT BUS_MFR_<br>CALIBRATION_0xB0 | Block Write | Block Read | Variable | | | C0h | MFR_MAX_TEMP_1 | N/A | Read Word | 2 | | | C1h | MFR_MAX_TEMP_2 | N/A | Read Word | 2 | | | C2h | MFR_MAX_TEMP_3 | N/A | Read Word | 2 | | | D0h | MFR_SMART_ON_<br>REDUNDANCY_CONFIG | Write Byte | Read Byte | 1 | | | D4h | MFR_HW_COMPATIBILITY | N/A | Read Word | 2 | | | D5h | MFR_FWUPLOAD_CAPABILITY | N/A | Read Byte | 1 | | | D6h | MFR_FWUPLOAD_MODE | Write Byte | Read Byte | 1 | | | D7h | MFR_FWUPLOAD | Block Write | N/A | | | | D8h | MFR_FWUPLOAD_STATUS | N/A | Read Word | 21 | | | D9h | MFR_FW_REVISION | N/A | Block Read | 3 | | | DCh | MFR_BLACK_BOX | N/A | Block Read | 237 | | | DDh | MFR_REAL_TIME | Block Write | Block Read | 4 | | | DEh | MFR_SYSTEM_BLACK_BOX | Block Write | Block Read | 40 | | | DFh | MFR_BLACKBOX_CONFIG | Write Byte | Read Byte | 1 | | | E0h | MFR_CLEAR_BLACKBOX | Send Byte | N/A | 1 | | | | | | | | | Note: Write protocol must include PEC (Packet Error Checking). #### 7.2 STATUS COMMANDS Figure 2. Summary of The Status Registers The following Power Management Bus STATUS commands shall be supported. All STATUS commands stated in Table 1 Supporting PAGE instances shall support the PAGE\_PLUS\_WRITE and PAGE\_PLUS\_READ commands since they are used by both the BMC and ME. The BMC and ME refer to the two instances of the commands accessed via the PAGE\_PLUS\_WRITE and PAGE\_ PLUS\_READ commands. The status bits shall assert whenever the event driving the status bit is present. Once a bit is asserted it shall stay asserted until cleared The STATUS commands that are supported with the PAGE\_PLUS\_READ and PAGE\_PLUS\_W RITE commands shall still support direct access of the base STATUS\_XXX commands using the read word, write word, read byte, and write byte protocols. STATUS\_FAN\_1\_2 command is only accessed by the system BMC. It uses the standard read byte protocol to read status and write byte protocol to clear bits. The STATUS events are also used to control the SMBAlert# signal. The new SMBALERT\_MASK command is used to define which status event control the SMBAlert# signal. Default values for these mask bits are shown in the table below. | POWER MANAGEMENT<br>BUS COMMAND | BIT<br>LOCATION | PSU STATE WHEN BIT IS<br>ASSERTED ('1') | INSTANCES<br>NO PAGE'ING2<br>PAGE 00H = BMC<br>PAGE 01H = ME | SMBALERT_MASK DEFAULTS FOR EACH OF THE THREE INSTANCES (NO PAGE, PAGE 00H, PAGE 01H) 0 = CAUSES ASSERTION OF SMBALERT# 1 = DOES NOT CAUSE ASSERTION OF SMBALERT# | |---------------------------------|-----------------|-----------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STATUS_WORD | | | No PAGE, 00h, 01h | | | OFF | 6 (lower) | OFF | | NA | | IOUT_OC_FAULT | 4 (lower) | Refer to STATUS_IOUT | | NA | | VIN_UV_FAULT | 3 (lower) | Refer to STATUS_INPUT | | NA | | TEMPERATURE | 2 (lower) | Refer to STATUS_TEMPERATURE | | NA | | CML | 1 (lower) | ON | | NA | | VOUT | 7 (upper) | Refer to STATUS_VOUT | | NA | | IOUT/POUT | 6 (upper) | Refer to STATUS_IOUT | | NA | | INPUT | 5 (upper) | Refer to STATUS_INPUT | | NA | | FANS | 2 (upper) | Refer to STATUS_FANS | | NA | | STATUS_VOUT | | | No PAGE'ing | | | VOUT_OV_FAULT | 7 | OFF | | 1, 1, 1 | | VOUT_UV_FAULT | 4 | OFF | | 1, 1, 1 | | STATUS_IOUT | | | No PAGE'ing, 00h,01h | | | IOUT_OC_FAULT | 7 | OFF | | 1, 1, 1 | | IOUT_OC_WARNING | 5 | ON | | 1, 1, 0 | | POUT_OP_FAULT | 1 | OFF | | 1, 1, 1 | | POUT_OP_WARNING | 0 | ON | | 1, 1, 1 | | STATUS_INPUT | | | No PAGE'ing, 00h,01h | | | VIN_UV_WARNING | 5 | ON | | 1, 1, 1 | | VIN_UV_FAULT 1 | 4 | OFF | | 1, 1, 0 | | Unit off for low input voltage | 3 | OFF | | 1, 1, 1 | | IIN_OC_WARNING | 1 | ON | | 1, 1, 1 | | PIN_OP_WARNING | 0 | ON | | 1, 1, 1 | | STATUS_TEMPERATURE | | | No PAGE'ing, 00h,01h | | | OT_FAULT | 7 | OFF | | 1, 1, 1 | | OT_WARNING | 6 | ON | | 1, 1, 0 | | STATUS_FANS_1_2 | | | No PAGE'ing | | | Fan 1 fault3 | 7 | OFF | | 1, 1, 1 | | Fan 1 warning3 | 5 | ON | | 1, 1, 1 | Table 1. Power Management Bus STATUS Commands Summary - The Vin Fault bit in STATUS\_INPUT shall get asserted if the input power has dropped below the PSU's operating range for any duration of time; even if the PSU continues to operate normally through a momentary input dropout event. - 2. 'No PAGE' is the standard STATUS\_ commands accessed directly without using the PAGE\_PLUS commands. - 3. All fans in the PSU shall be OR'ed into a single fan status bit for fault and warning conditions. #### 7.3 POWER MANAGEMENT BUS TEMPERATURE READ COMMANDS The following temperature read commands as documented by the Power Management Bus specification Part II version 1.2 should be supported. READ\_TEMPERATURE\_1(8Dh), should provide the PSU inlet temperature. READ\_TEMPERATURE\_2(8Eh), should provide the temperature of the SR heat sink in the PSU. READ\_TEMPERATURE\_3(8Fh), should provide the temperature of the PFC heat sink in the PSU. ## 7.4 PAGE (00h) Setting a PAGE value of FFh is used to clear all status bits in all PAGEs with the CLEAR\_FAULT command. #### **7.5 OPERATION (01h)** The OPERTION command is used to configure the operational state of the converter, in conjunction with input from the CONTROL pin. The OPERATION command is used to turn the Power Management Bus device output on and off. Bit [7] controls whether the Power Management Bus device output is on or off. If Bit [7] is cleared (equals 0) then the output is off. If Bit [7] is set (equals 1), then the output is on. ## 7.6 ON\_OFF\_CONFIG (02h) The ON\_OFF\_CONFIG command configures the combination of CONTROL pin input and serial bus commands needed to turn the unit on and off. This includes how the unit responds when power is applied. The default response for any Power Management Bus device is specified by the device manufacturer. The details of the ON\_OFF\_CONFIG data byte are shown in Table 4 Example conditions: If bit [4] is cleared, then the unit powers up and operates any time bias power is available regardless of the setting of bits [3:0]. If bit [4] is set, bit [3] is set, and bit [2] is cleared, then the unit is turned on and off only by commands received over the serial bus. If bit [4] is set, bit [3] is cleared, and bit [2] is set, then the unit is turned on and off only by the CONTROL pin. If bit [4] is set, bit [3] is set, and bit [2] is set, then the unit is turned on and off only when both the commands received over the serial bus AND the CONTROL pin are commanding the device to be on. If either a command from the serial bus OR the CONTROL pin commands the unit to be off, the unit turns off. | BIT NUMBER | PURPOSE | BIT VALUE | MEANING | |------------|--------------------------------------------------------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:5] | | 000 | Reserved for Future Use | | 4 | Sets the default to either operate any time power is present or for the on/off to be | 0 | Unit powers up any time power is present regardless of state of the CONTROLpin | | 4 | controlled by CONTROL pin and serial bus commands | 1 | Unit does not power up until commanded by the CONTROL pin and OPERATION command (as programmed in bits [3:0]). | | | | 0 | Unit ignores the on/off portion of the OPERATION command from serial bus | | 3 | Controls how the unit responds to commands received via the serial bus | 1 | To start, the unit requires that that the on/off portion of the OPERATION command is instructing the unit to run. Depending on bit [2], the unit may also require the CONTROL pin to be asserted for the unit to start and energize the output. | | 2 | Controls how the unit responds to the | 0 | Unit ignores the CONTROL pin (on/off controlled only the OPERATION command) Unit requires the CONTROL pin to be asserted to start the unit. | | | CONTROL pin | 1 | Depending on bit [3], the OPERATION command may also be required to instruct the device to start before the output is energized. | | 1 | Polarity of the CONTROL pin | 0 | Active low (Pull pin low to start the unit) | | I | Polarity of the CONTROL pin | 1 | Active high (Pull high to start the unit) | | 0 | CONTROL pin action when commanding the unit to turn off | 0 | Use the programmed turn off delay and fall time Turn off the output and stop transferring energy to the output as fast as possible. The device's product literature shall specify whether or not the device sinks current to decrease the output voltage fall time. | | | | | not the device sinks current to decrease the output voltage fail time. | Table 2. ON\_OFF\_CONFIG Data Byte ## 7.7 CLEAR\_FAULTS COMMAND (03h) The CLEAR\_FAULTS command is used to clear any fault bits that have been set. This command clears all bits in all status registers simultaneously. At the same time, the device negates (clears, releases) its SMBALERT# signal output if the device is asserting the SMBALERT# signal. ## 7.8 PAGE\_PLUS\_WRITE / PAGE\_PLUS\_READ COMMANDS (05h/06h) The new PAGE\_PLUS\_WRITE and PAGE\_PLUS\_READ commands are used with the STATUS\_WORD, STATUS\_INPUT, STATUS\_TEMPERATURE, STATUS\_IOUT, STATUS\_VOUT, and STATUS\_CML to create two instances of the same command. Each instance is set by the same events but cleared by their own master in the system. The instances at PAGE 00h are controlled by the system BMC and the instances at PAGE 01h are controlled by the system ME. Below are the protocols used to read and clear the STATUS\_ commands using the PAGE\_PLUS\_WRITE and PAGE\_PLUS\_READ commands. Reading STATUS\_WORD Block Write – Block Read Process Call with PEC Reading STATUS\_TEMPERATURE, STATUS\_IOUT, STATUS\_INPUT, STATUS\_CML Block Write – Block Read Process Call with PEC Figure 3. Reading STATUS commands with PAGE\_PLUS\_READ Clearing STATUS commands (write '1' to clear a bit) STATUS\_TEMPERATURE, STATUS\_IOUT, STATUS\_INPUT, STATUS\_CML Block Write with PEC STATUS\_WORD cannot be cleared directly It is cleared based on lower level status commands Figure 4. Clearing STATUS commands using PAGE\_PLUS\_WRITE ## 7.9 CAPABILITY (19h) This command provides a way for a host system to determine some key capabilities of a Power Management Bus device. There is one data byte formatted as shown in table below. This command is read only. | BITS | DESCRIPTION | VALUE | MEANING | | |------|-----------------------|-------|-------------------------------------------------------------------------------------------------|----------| | 7 | Packet Error Checking | 0 | Packet Error Checking not supported | | | , | Packet Error Checking | 1 | Packet Error Checking is supported | | | | 05 M : B 0 I | 00 | Maximum supported bus speed is 100 kHz | | | C-F | | 01 | Maximum supported bus speed is 400 kHz | | | 6:5 | Maximum Bus Speed | 10 | Reserved | | | | | | 11 | Reserved | | 1 | 4 SMBALERT# | 0 | The device does not have a SMBALERT# pin and does not support the SMBus Alert Response protocol | | | 4 | | 1 | The device does have a SMBALERT# pin and does<br>support the SMBus Alert Response protocol | | | 3:0 | Reserved | X | Reserved | | Table 3. CAPABILITY COMMAND Data Byte Format ## 7.10 QUERY (1Ah) The QUERY command is used to ask a Power Management Bus device if it supports a given command, and if so, what data formats it supports for that command. This command uses the Block Write-Block Read Process Call described in the SMBus specification. | BITS | VALUE | MEANING | |------|-------|--------------------------------------------------------------------------------------------------| | 7 | 1 | Command is supported | | , | 0 | Command is not supported | | C | 1 | Command is supported for write | | 6 | 0 | Command is not supported for write | | Г | 1 | Command is supported for read | | 5 | 0 | Command is not supported for read | | | 000 | Linear Data Format used | | | 001 | 16 bit signed number | | | 010 | Reserved | | | 011 | Direct Mode Format used | | 4:2 | 100 | 8 bit unsigned number | | | 101 | VID Mode Format used | | | 110 | Manufacturer specific format used | | | 111 | Command does not return numeric data. This is also used for commands that return blocks of data. | | 1:0 | XX | Reserved for future use | Table 4. QUERY Command Returned Data Byte Format If bit [7] is zero, then the rest of the bits are "don't care". #### 7.11 SMBALERT\_MASK (1Bh) This allows the system to mask events from asserting the SMBAlert# signal and to read back this information from the PSU. SMBALERT\_MASK command can be used with any of the supported STATUS events. The events are masked from asserting SMBAlert# by writing a '1' to the associated STATUS bits. The SMBALERT\_MASK command is used in conjunction with the PAGE\_PLUS command and STATUS\_ commands. It is not supported for masking the Non-PAGE'd STATUS\_ commands. Below are the protocols. ## Reading mask values using PAGE\_PLUS Block Write − Block Read Process Call with PEC Figure 5. PAGE\_PLUS\_READ command. Writing mask values using PAGE\_PLUS Block Write with PEC STATUS\_WORD is not used with SMBALERT\_MASK. Only the 'root' event bits are used to control the SMBAlert signal Figure 6. PAGE\_PLUS\_WRITE command. ## 7.12 COEFFICIENT (30h) The power supply shall support the Power Management Bus COEFFICIENT command. The system shall use this to read the values of m, b, and R used to determine READ\_EIN and READ\_EOUT accumulated power values. Figure 7. Retrieving Coefficients Using PEC ## 7.13 **FAN\_CONFIG\_1\_2 (3Ah)** The FAN\_CONFIG\_1\_2 command is used to define the presence of a fan and the method it is controlled (by duty cycle or RPM). The first of the configuration tells the Power Management Bus device whether or not a fan associated with position 1 (or 2) is installed. Any combination of fan installation is permitted. The second part of the configuration tells the device whether the fan speed commands are in RPM or PWM duty cycle (in percent). These settings do not have to be the same for Fan 1 and Fan 2. The third part of the configuration data tells the Power Management Bus device the number of tachometer pulses per revolution each fan provides. This information is needed for commanding and reporting fan speed in RPM. Two bits are provided for each fan. These settings do not have to be the same for Fan 1 and Fan 2. The binary values of these bits map to pulses per revolution as follows: - 00b = 1 pulse per revolution, - 01b = 2 pulses per revolution, - 10b = 3 pulses per revolution, - 11b = 4 pulses per revolution. This command has one data byte formatted as follows: | BITS | VALUE | MEANING | |------|----------|----------------------------------------| | 7 | 1 | Fan in position 1 | | 6 | 0 | Fan 1 commanded in Duty Cycle | | O | 1 | Fan 1 commanded in RPM | | 5:4 | 00b-11b | Fan 1 Tachometer Pulses Per Revolution | | 3 | 0 | No fan in position 2 | | 2 | Not used | | | 1:0 | Not used | | Table 5. FAN\_CONFIG\_1\_2 Command #### 7.14 FAN COMMAND 1 (3Bh) The system may increase the power supplies fan speed through using the FAN\_COMMAND\_1 command. This command can only increase the power supplies fan speed; it cannot decrease the PSU fan speed below what the PSU minimum speed of the thermal requirement. The default control mode of fan is duty (0 ~ 100%). ## 7.15 **READ\_FAN\_SPEED\_1** (90h) The system will read the fan speed by using the READ\_FAN\_SPEED\_1 command. This data shall return the fan speed in the Power Management Bus linear format. ## 7.16 POWER MANAGEMENT BUS\_REVISION (98h) This is a correction to the table in the Power Management Bus part II specification regarding the POWER MANAGEMENT BUS\_REVISION command. | BITS [7:4] | PART I REVISION | BITS [3:0] | PART II REVISION | |------------|-----------------|------------|------------------| | 0000 | 1.0 | 0000 | 1.0 | | 0001 | 1.1 | 0001 | 1.1 | | 0010 | 1.2 | 0010 | 1.2 | | 0011 | 1.3 | 0011 | 1.3 | Table 6. POWER MANAGEMENT BUS\_REVISION Command ## 7.17 MFR-EFFIENCY\_LL (AAh) The MFR\_EFFICIENCY\_LL command sets or retrieves information about the efficiency of the device while operating at a low line condition. Not including the PEC byte, if used, and the byte count byte, there are fourteen data bytes as described below. The efficiency is specified at one input voltage and three data points consisting of output power and the efficiency at that output power. The three power ratings are typically referred as low, medium and high output power and are transmitted in that order. For example, the low, medium and high output power might correspond to 20%, 50% and 100% of the rated output power. The exact values of the output power are specified is left to the Power Management Bus device manufacturer. Each value (voltage, power or efficiency) is transmitted as two bytes in linear format. | BYTE NUMBER | BYTE ORDER | DESCRIPTION | | |-------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | Low Byte | The input voltage, in volts, at which the low line efficiency data is applicable. | | | 1 | High Byte | Note that byte 0 is the first data byte transmitted as part of the block transfer. | | | 2 | Low Byte | Power, in watts, at which the low power efficiency is specified | | | 3 | High Byte | rower, in watts, at which the low power emciency is specified | | | 4 | Low Byte | | | | 5 | High Byte | The efficiency, in percent, at the specified low power. | | | 6 | Low Byte | Power, in watts, at which the medium power efficiency is specified | | | 7 | High Byte | | | | 8 | Low Byte | The efficiency, in percent, at the specified medium power. | | | 9 | High Byte | The emclency, in percent, at the specified medium power. | | | 10 | Low Byte | Power, in watts, at which the high power efficiency is specified | | | 11 | High Byte | Power, in waits, at which the high power efficiency is specified | | | 12 | Low Byte | The efficiency, in percentage, at the specified high power. Note that byte 13 is the last data byte transmitted as part of the block transfer. | | Table 7. MFR\_EFFICIENCY\_LL ## 7.18 MFR-EFFIENCY\_HL (ABh) The MFR\_EFFICIENCY\_HL command sets or retrieves information about the efficiency of the device while operating at a high line condition. Not including the PEC byte, if used, and the byte count byte, there are fourteen data bytes as described below. The efficiency is specified at one input voltage and three data points consisting of output power and the efficiency at that output power. The three power ratings are typically referred to as low, medium and high output power and are transmitted in that order. For example, the low, medium, and high output power might correspond to 20%, 50% and 100% of the rated output power. The exact values of the output power are specified is left to the Power Management Bus device manufacturer. Each value (voltage, power or efficiency) is transmitted as two bytes in linear format. | BYTE NUMBER | BYTE ORDER | DESCRIPTION | | |-------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | Low Byte | The input voltage, in volts, at which the high line efficiency data is applicable. | | | 1 | High Byte | Note that byte 0 is the first data byte transmitted as part of the block transfer. | | | 2 | Low Byte | Power, in watts, at which the low power efficiency is specified | | | 3 | High Byte | rower, in watts, at which the low power emclency is specified | | | 4 | Low Byte | The officiency in percent at the specified law power | | | 5 | High Byte | The efficiency, in percent, at the specified low power. | | | 6 | Low Byte | Power in watts, at which the medium power efficiency is specified | | | 7 | High Byte | | | | 8 | Low Byte | The efficiency, in percent, at the specified medium power. | | | 9 | High Byte | The emclency, in percent, at the specified medium power. | | | 10 | Low Byte | Power, in watts, at which the high power efficiency is specified | | | 11 | High Byte | Power, in waits, at which the high power efficiency is specified | | | 12 | Low Byte | The efficiency, in percentage, at the specified high power. Note that byte 13 is the last data byte transmitted as part of the block transfer. | | Table 8. MFR\_EFFICIENCY\_HL ## 7.19 **READ EIN (86h)** The new READ\_EIN command is used to allow the system to apply its own input power filtering. This will allow the system to get faster input power data while preventing aliasing. The command returns an accumulated power value and an associated sample count of number of accumulated power values. This allows the system to calculate its own average power value each time the system polls the PSU. | | MIN | MAX | DESCRIPTION | |--------------------------------|--------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------| | Format | Power Management Bus Direct format m = 01h, R = 00h, b = 00h | | Power Management Bus data format; refer to Power Management Bus specification for details. | | Psample averaging period | 4 AC cycles | | Period instantaneous input power is averaged over to calculate<br>Psample. | | READ_EIN update period | 80/66.7ms (50/60Hz) | | Period at which the power accumulator and sample counter are<br>updated | | Range of System polling period | 1 sec | 100 ms | The PSU shall be polled over this range of rates while testing accuracy. | #### IMPORTANT: The PSU READ\_EIN update period MUST always be less than the system polling period. To make sure the PSU is compatible with all possible system polling periods; the PSU must update the READ\_EIN power accumulator and sample counter at a period less than 100msec (required period is 4 AC cycles 80/67msec). Table 9. READ\_EIN Requirements Summary ## 7.20 **READ EOUT (87h)** The new READ\_EOUT command is used to allow the system to apply its own output power filtering. This will allow the system to get faster output power data while preventing aliasing. The command returns an accumulated power value and an associated sample count of number of accumulated power values. This allows the system to calculate its own average power value each time the system polls the PSU. | | MIN | MAX | DESCRIPTION | |--------------------------|--------------------------------------------------------------------|---------------|--------------------------------------------------------------------------------------------| | Format | Power Management Bus Direct<br>format<br>m = 01h, R = 00h, b = 00h | | Power Management Bus data format; refer to Power Management Bus specification for details. | | Psample averaging period | Nominal 50 ms | | Period instantaneous input power is averaged over to calculate Psample. | | Sampling period | Nominal 50 ms | | Period at which the power accumulator and sample counter are updated | | System polling rate | 1 sample /s | 10 samples /s | The PSU shall be polled over this range of rates while testing accuracy. | Table 10. READ\_EOUT Requirements Summary #### 7.21 READ EIN & READ EOUT FORMATS The READ\_EIN and READ\_EOUT commands shall use the Power Management Bus direct format to report an accumulated power value and the sample count. The Power Management Bus coefficients m, R, and b shall be fixed values and the PSU shall report these values using the Power Management Bus COEFFICIENT command. The coefficient m shall be set to 01h, coefficient R shall be set to 00h, and coefficient b shall be set to 00h. READ\_EIN and READ\_EOUT shall use the SMBus Block Read with PEC protocol in the below format. Figure 8. READ\_EIN Command The accumulated power data shall be the sum of input power values averaged over 4 AC cycles (or over 50ms for READ\_EOUT). The value shall automatically roll-over when the 15 bit maximum value is reached ( > 7FFFh). The sample count should be incremented to 1 for each accumulated power value. The system shall calculate average power by dividing the accumulated power value by the sample count. The system must sample READ\_EIN and READ\_EOUT faster than the roll-over period to get an accurate power calculation. Below is a block diagram depicting the accumulator function in the PSU. #### IMPORTANT NOTE: When the PSU responds to the system requesting READ\_EIN or READ\_EOUT data; the data in the sample count must always align with the number of samples accumulated in the power accumulator. To achieve this power accumulator, power rollover counter, and sample counter shall be loaded into a READ\_EIN and READ\_EOUT register at the same time. Figure 12. READ\_EIN PSU Functional Diagram | VALUE | DESCRIPTION | |------------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | Psample: | The sampled power value in linear or direct format | | Paccum: | 2 bytes in Power Management Bus linear or direct format. The accumulated power values made up of Psample(0) + Psample(1) + + Psample(n) | | N: | 3 byte unsigned integer value. The number of accumulated power values summed in Paccum | | Prollover: | The max value of Paccum before a rollover will occur | | Paccum_rollover_count: | 1 byte unsigned integer counting the number of times Paccum rolls over. Once this reaches FFh; it will automatically get reset to 00h | #### 7.22 POWER SUPPLY ACCURACY The following Power Management Bus commands shall be supported for the purpose of monitoring current, voltage, and power. All sensors shall continue providing real time data as long as the Power Management Bus device is powered. This means in standby mode the main output(s) of the PSU shall be zero amps and zero volts. Sensors shall meet requirements at nominal input voltage; maximum deviation for the ambient temperature is +/- 3°C. | | 10% ~ <20% Load | >= 20% ~ 50% Load | > 50% ~ 100% Load | |--------------------|-----------------|-------------------|-------------------| | Pin/Ein | ±5% | ±3% | ±2% | | Vin | | ±2% | | | lin | ±0.2A | ±0.2A | ±0.2% | | FAN | | ±500 rpm | | | 12Vout | | ±2% | | | lout | ±5% | ±3% | ±3% | | Pout | ±5% | ±3% | ±3% | | AMB<br>Temperature | | ±3°C | | Table 11. Power Management Bus Accuracy for AC-DC Models Note.1: The spec is based on input voltage 115Vac, 230Vac and 240Vdc measurement, the Max. output may be different between low and high line, the load definition where is taken Max. value. Note.2: In 240Vdc application, no matter the input polarity is positive or negative, the PSU could operate normally, but Accuracy shall be measured when positive polarity on Neutral. If a customer may apply positive polarity on either one, please inform bel early. Note.3: For light load reporting requirement, in the normal redundant application, PSU shall report below value to system once the below condition is set, which is not included the PSU that in SMART\_ON redundant mode and set as slave. For system power calculation requirement, the reporting performance shall make sure the Pin > Pout situation, Note.4: The accuracy of AMB temperature is defined as the temperature around the temperature sensor inside of PSU, thereby this accuracy performance shall measure the closest point on the inlet chassis to internal temperature sensor. #### 7.23 LINEAR DATA FORMAT The Linear Data Format is typically used for commanding and reporting the parameters such as (but not only) the following: - Output Current, - Input Voltage, - Input Current, - Operating Temperatures, - Time (durations), and Energy Storage Capacitor Voltage. The Linear Data Format is a two byte value with: - An 11 bit, two's complement mantissa and, - A 5 bit, two's complement exponent (scaling factor), The format of the two data bytes is illustrated in Figure as show below. Figure 9. Linear Data Format Data Bytes The relation between Y, N and the "real world" value is: $X = Y \cdot 2^N$ Where, as described above: $\mathcal{X}$ is the "real world" value; $\mathcal{Y}$ is an 11 bit, two's complement integer; and $\mathcal{N}$ is a 5 bit, two's complement integer. Devices that use the linear format must accept and be able to process any value of N. ## 7.24 **VOUT\_MODE** (20h) The data byte for the VOUT\_MODE command is one byte that consists of a three-bit Mode and a five-bit exponent. The three-bit Mode shall be set to indicate the LINEAR mode for output voltage related commands. The five-bit Exponent shall be set to indicate the value of the five bit two's complement exponent for the mantissa delivered as the data bytes for an output voltage related command. Figure 10. Linear Format Data Bytes The voltage, in volts, is calculated from the equation Voltage = $V \cdot 2^N$ , where: - V is a 16 bit unsigned binary integer - N is a 5 bit two's complement binary integer Sending the VOUT\_MODE command with the address set for writing is not supported. If the system sends a VOUT\_MODE command for a write, the power supply shall reject the command, and set the Invalid/Unsupported Data bit in the STATUS\_CML register. ## **8 SMART ON REDUNDANCY** #### **8.1 OVERVIEW** Below is a block diagram showing the SMART\_ON Redundancy architecture. When the power subsystem is in SMART\_ON Redundant mode; only the needed power supply to support the best power delivery efficiency are ON. Any additional power supplies, including the redundant power supply, is in SMART\_ON Standby state. Each power supply has an additional signal that is dedicated to supporting SMART\_ON Redundancy; SMART\_ON\_BUS. This signal is a common bus between all power supplies in the system. SMART\_ON\_BUS is asserted (pulled low) when there is a fault in any power supply OR the power supplies output voltage falls below the Vfault threshold. Asserting the SMART\_ON\_BUS signal causes all power supplies in SMART\_ON Standby state to power ON. Enabling power supplies to maintain best efficiency is achieved by looking at the Load Share bus voltage and comparing it to a programmed voltage level via a Power Management Bus command. Whenever there is no SMART\_ON Redundant active power supply on the SMART\_ON Redundancy bus driving a HIGH level on the bus all power supplies are ON no matter their defined SMART\_ON Redundant roll (active or SMART\_ON Standby). This guarantees that incorrect programming of the SMART\_ON Redundancy states of the power supply will never cause the power subsystem to shut down or become over loaded. The default state of the power subsystem is all power supplies ON. There needs to be at least one power supply in SMART\_ON Redundant Active state or Standard Redundant state to allow the SMART\_ON Standby state power supplies to go into SMART\_ON Standby state. Figure 11. SMART\_ON Redundancy 1+1 Functional Block Diagram | SMART_ON_BUS | LOAD SHARE | DC/DC_ACTIVE# | SMART_ON STANDBY POWER SUPPLY STATE(S) | |--------------|-------------------------|---------------|----------------------------------------| | High | < V <sub>SMART_ON</sub> | High | SMART_ON Standby | | Low | < V <sub>SMART_ON</sub> | Low | Active | | High | $> V_{SMART\_ON}$ | Low | Active | | Low | > V <sub>SMART_ON</sub> | Low | Active | Table 12. Logic Matrix for SMART\_ON Standby Power Supplies #### 8.2 POWERING ON SMART\_ON STANDBY SUPPLIES TO MAINTAIN BEST EFFICIENCY Power supplies in SMART\_ON Standby state shall monitor the shared voltage level of the load share signal to sense when it needs to power on. Depending upon which position (1, 2, or 3) the system defines that power supply to be in the SMART\_ON standby configuration; will slightly change the load share threshold that the power supply shall power on at. | | Enable Threshold for VSMART_ON_EN | Disable Threshold for VSMART_ON_ON_DIS | SMART_ON_BUS De-asserted / Asserted States | |---------------------------|------------------------------------------|----------------------------------------|--------------------------------------------| | Standard<br>Redundancy | N/A; Ignore dc/dc_ active# signal; power | supply is always ON | OK = Tri-state<br>Fault = Low | | SMART_ON Redundant Active | NA; Ignore dc/dc_ active# signal; power | supply is always ON | OK = High<br>Fault = Low | | SMART_ON Standby 1 (02h) | 3.2 V (40% of max) | 90% x (3.2V x 1/2) = 1.44 V | OK = Tri-state<br>Fault = Low | | SMART_ON Standby 2 (03h) | 5.0 V (62% of max) | 90% x (5.0V x 2/3) = 3.01 V | OK = Tri-state<br>Fault = Low | | SMART_ON Standby 3 (04h) | 6.7 V (84% of max) | 90% x (6.7V x 3/4) = 4.52 V | OK = Tri-state<br>Fault = Low | Table 13. Example Load Share Threshold for Activating Supplies #### Notes Maximum load share voltage = 8.0 V at 100% of rated output power These are example load share bus threshold; for any power supply these shall be customized to maintain the best efficiency curve that specific model. # 8.3 POWERING ON SMART\_ON STANDBY SUPPLIES DURING A FAULT OR OVER CURRENT CONDITION Some warnings happen or 12V output shutdown due to any fault will cause SMART\_ON\_BUS signal driven low. When an active power supply asserts its SMART\_ON\_BUS signal, all parallel power supplies in Smart Standby mode shall power on within 100µsec. ## The trigger condition: - 1. 12V OC warning/ fault - 2. 12V OVP fault - 3. 12V Smart ON UVP (lower than 11.8V) - 4. OTP fault - 5. Fan speed fault - 6. AC loss (Power off voltage) - 7. Send 00h to Power Management Bus D0h command - 8. PSON# de-assertion happens. ## 8.4 SMART\_ON REDUNDANCY SMBUS COMMANDS The Power Management Bus manufacturer specific command MFR\_SPECIFIC\_00 is used to configure the operating state of the power supply related to SMART\_ON redundancy. We will call the command SMART\_ON\_Redundancy\_Config (D0h). Below is the definition of the values used with the Read-Write Byte SMBus protocol with PEC. | VALUE | STATE | DESCRIPTION | |-------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 00h | Standard Redundancy (default power on state) | Turns the power supply ON into standard redundant load sharing more. The power supply's SMART_ON_BUS signal shall be in Tri-state but still pull the bus low if a fault occurs to activate any power supplies still in SMART_ON Standby state. | | 01h | SMART_ON Redundant Active | Defines this power supply to be the one that is always ON in a SMART_ON redundancy configuration. | | 02h | SMART_ON Standby 1 1 | Defines the power supply that is first to turn on in a SMART_ON redundant configuration as the load increases. | | 03h | SMART_ON Standby 2 1 | Defines the power supply that is second to turn on in a SMART_ON redundant configuration as the load increases. | | 04h | SMART_ON Standby 3 1 | Defines the power supply that is third to turn on in a SMART_ON redundant configuration as the load increases. | | 05h | Always Standby 1 | Defines this power supply to be always in SMART_ON redundant configuration no matter what the load condition. | <sup>&</sup>lt;sup>1</sup> When the SMART\_ON\_BUS transitions from a high to a low state; each PSU programmed to be in SMART\_ON Standby state shall be put into Standard Redundancy mode (SMART\_ON\_redundancy\_Config = 00h). For the power supplies to enter SMART\_ON Redundancy mode the system must re-program the power supplies using the SMART\_ON\_Redundancy\_Config command. Table 16. SMART\_ON\_Redundancy\_Config (D0h) ## 8.5 SMART\_ON REDUNDANT SIGNALS There is an additional signal defined supporting SMART\_ON Redundancy. This is connected to a bus shared between the power supplies; the SMART\_ON\_BUS. BCD.20080\_B #### 9 BLACK BOX #### 9.1 BLACK BOX FUNCTION DESCRIPTION This specification defines the requirements for power supplies with Power Management Bus capability to store Power Management Bus and other data into non-volatile memory inside the power supply. The data shall be saved to non-volatile memory upon a critical failure that caused the power supply to shutdown. The data can be accessed via the Power Management Bus interface by applying power to the 12Vstby pins. No AC power need to be applied to the power supply. #### 9.2 WHEN IS DATA SAVED TO THE BLACK BOX? Data is saved to the Black Box for the following fault events: - General fault - Over voltage on output - Over current on output - Loss of AC input - Input voltage fault - Fan failure - Over temperature #### 9.3 BLACK BOX EVENTS There are two types of data saved in the black box: - 1) System Tracking Data. - 2) Power supply event data. System tracking data is saved to the Black Box whenever the system powers ON or when a power supply is added to the system. ## 9.4 BLACK BOX PROCESS - System writes system tracking data to the power supply RAM at power ON. - $\bullet$ $\;$ System writes the real time clock data to the PSU RAM once every ~5 minutes. - Power supply tracks the number of PSON# and AC power cycles in EEPROM. - Power supply tracks ON time in EEPROM - Power supply loads warning and fault event counter data from EEPROM into RAM - Upon a warning event, the PSU shall increment the associated counter in RAM. - Upon and fault event the PSU shall increment the associated counter in RAM - Upon a fault event that causes the PSU to shut down all event data in the PSU's RAM is saved to event data location N in the power supply's EEPROM. This data includes the real time clock, number of AC & PSON# power cycles, PSU ON time, warning event counters and fault event counters. #### 9.5 RELATED COMMAND OF BLACK BOX The following command set will be used for Black Box function via the Host System. The commands and protocol used by the Host System and shall be implemented by the microcontroller are defined by this document. | COMMAND<br>CODE | COMMAND NAME | SMBUS<br>TRANSACTION<br>TYPE | NUMBER OF<br>DATA BYTES | REMARK | |-----------------|----------------------|------------------------------|-------------------------|-------------------------------------------------| | DCh | MFR_BLACK_BOX | Read only (7) | 237 | Read the data of the Black box. | | DDh | MFR_REAL_TIME | Read/Write (6/7) | 4 | Read/Write the data of MFR real time. | | DEh | MFR_SYSTEM_BLACK_BOX | Read/Write (6/7) | 40 | Read/Write the data of MFR system black box. | | DFh | MFR_BLACKBOX_CONFIG | Read/Write (2/3) | 1 | Read/Write the data of MFR black box configure. | | E0h | MFR_CLEAR_BLACKBOX | Write only (1) | 1 | Send one byte to clear all data of black box. | ## 1) Command Name: MFR\_BLACKBOX Format: Read Block with PEC (237 bytes) Code: DCh | | ITEM | NUMBER<br>OF BYTES | DESCRIPTION | |-----------------------------|------------------------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | System Tracking<br>Data | System top assembly number | 10 | The system will write its Intel part number for the system top assembly to the power supply when it is powered ON. This is 9 ASCII characters. | | | System serial number | 10 | The system shall write the system serial number to the power supply when it is powered ON. This includes the serial number and date code. | | | Motherboard assembly number | 10 | The system will write the motherboard Intel part number for the assembly to the power supply when it is powered ON. This is 9 ASCII characters. | | | Motherboard serial number | 10 | The system shall write the motherboard's serial number to the power supply when it is powered ON. This includes the serial number and date code. | | | Present total PSU ON time | 3 | Total on time of the power supply with PSON# asserted in minutes. LSB = 1 minute. | | | Present number of AC power cycles | 2 | Total number of times the power supply powered OFF then back ON due to loss of AC power. This is only counted when the power supply's PSON# signal is asserted. This counter shall stay at FFFFh once the max is reached. | | | Present number of PSON# power cycles | 2 | Total number of times the power supply is powered OFF then back ON due to the PSON# signal de-asserting. This is only counted when AC power is present to the power supply. This counter shall stay at FFFFh once the max is reached. | | Power supply event data (N) | | 38 | Most recent occurrence of saved black box data | | Time Stamp | | | The power supply shall track these time and power cycle counters in RAM. When a black box event occurs, the data is saved into the Black Box. | | | Power supply total power on time | 3 | Total on time of the power supply in minutes. LSB = 1 minute. | | | Real Time Clock Data from System (reserved for future use) | 4 | This time stamp does not need to be generated by the power supply. The system rights a real time clock value periodically to the power supply using the MFR_REAL_TIME command. Format is based on IPMI 2.0. Time is an unsigned 32-bit value representing the local time as the number of seconds from 00:00:00, January 1, 1970. This format is sufficient to maintain time stamping with 1-second resolution past the year 2100. This is based on a long-standing UNIX-based standard for time keeping, which represents time as the number of seconds from 00:00:00, January 1, 1970 GMT. Similar time formats are used in ANSI C. | | | Number of AC power cycles | 2 | Number of times the power supply powered OFF then back ON due to loss of AC power at the time of the event. This is only counted when the power supply's PSON# signal is asserted. | | | Number of PSON# power cycles | 2 | Number of times the power supply is powered OFF then back ON due to the PSON# signal de-asserting at the time of the event. This is only counted when AC power is present to the power supply. | | Power<br>Management Bus | | | The power supply shall save these Power Management Bus values into the Black Box when a black box event occurs. Fast events may be missed due to the filtering effects of the Power Management Bus sensors. | | | STATUS_WORD | 2 | | | | STATUS_IOUT | 1 | | | | STATUS_INPUT | 1 | | | | STATUS_TEMPERTATURE | 1 | | | | STATUS_FAN_1_2 | 1 | | | | READ_VIN | 2 | | | | READ_IIN | 2 | | | | READ_IOUT | 2 | | | | READ_TEMPERATURE_1 | 2 | | | | <u> </u> | | | | |-------------------------------|-----------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | READ_TEMPERATURE_2 | 2 | | | | | READ_FAN_SPEED_1 | 2 | | | | | READ_PIN | 2 | | | | | READ_VOUT | 2 | | | | Event Counters | | | The power supply shall track the total number for each of the following events. These values shall be saved to the black box when a black box event occurs. Once a value has reached 15, it shall stay at 15 and not reset. | | | | AC shutdown due to under voltage on input | Lower ½ | | | | | Thermal shutdown | Upper ½ | | | | | Over current or over power shutdown on output | Lower ½ | The power supply shall save a count of these critical events non-volatile memory each time they occur. The counters wi | | | | General failure shutdown | Upper ½ | increment each time the associated STATUS bit is asserted. | | | | Fan failure shutdown | Lower ½ | | | | | Shutdown due to over voltage on output | Upper ½ | | | | | Input voltage warning; no shutdown | Lower 1/2 | The power supply shall save into RAM a count of these warm events. Events are count only at the initial assertion of the event/bit. If the event persists without clearing the bit the counter will not be incremented. When the power supply sh down it shall save these warning event counters to non-volat memory. The counters will increment each time the associat STATUS bit is asserted. | | | | Thermal warning; no shutdown | Upper ½ | | | | | Output current power warning; no shutdown | Lower ½ | | | | | Fan slow warning; no shutdown | Upper ½ | | | | Power supply event data (N-1) | | 38 | | | | Power supply event data (N-2) | | 38 | | | | Power supply event data (N-3) | | 38 | | | | Power supply event data (N-4) | | 38 | | | ## 2) Name: MFR\_REAL\_TIME\_BLACK\_BOX Format: Write/Read Block with PEC (4 bytes) Code: DDh The system shall use this command to periodically write the real time clock data to the power supply. Format is based on IPMI 2.0. Time is an unsigned 32-bit value representing the local time as the number of seconds from 00:00:00, January 1, 1970. This format is sufficient to maintain time stamping with 1-second resolution past the year 2100. This is based on a long standing UNIX-based standard for time keeping, which represents time as the number of seconds from 00:00:00, January 1, 1970 GMT. Similar time formats are used in ANSIC. ## 3) Name: MFR\_SYSTEM\_BLACK\_BOX Format: Write/Read Block with PEC (40 bytes). Low byte first. Code: DEh The system uses this command to write the following data to the PSU. | Item | Bytes | | |-----------------------------|-------|------------| | System top assembly number | 1-10 | Low bytes | | System serial number | 11-20 | | | Motherboard assembly number | 21-30 | | | Motherboard serial number | 31-40 | High bytes | #### 4) Name: MFR\_BLACKBOX\_CONFIG Format: Read/Write Byte with PEC Code: DFh | BIT | VALUE | DESCRIPTION | |-----|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 = disable black box<br>function<br>1 = enable black box function | Writing a 1 enables the power supply with black box function. Writing a 0 disables the power supply black box function. The state of MFR_BLACKBOX_CONFIG shall be saved in non-volatile memory so that it is not lost during power cycling. Intel shall receive the power supply with the black box function enabled; bit 0 = '1'. | | 1-7 | | Reserved | ## 5) Name: MFR\_CLEAR\_BLACKBOX Format: Send Byte with PEC Code: E0h The MFR\_CLEAR\_BLACKBOX command is used to clear all black box records simultaneously. This command is write only. There is no data byte for this command. ## 9.6 HARDWARE REQUIREMENTS The SMBus interface shall be used to access the Black Box data. It may be accessed when the power supply is ON or in standby mode. It also may be accessed when no AC power is applied, and power is only applied at the standby output pins by an external source (12Vstby). ## 10 BOOTLOADER ## **10.1 FUNCTION DESCRIPTION** This specification defines the common architecture for in-system power supply firmware updates. It is required that the FW in the main microcontroller on the secondary side of the power supply must be able to be updated in the system using the In-System Firmware Update feature while in the ON state (i.e. with AC power present and PSON# asserted). It is desired that any other microcontroller in the power supply also be able to be updated with this same process (example: primary side microcontroller); however, this is not a requirement at this time. #### 10.2 FW IMAGE MAPPING The power supply firmware image shall be made up of two parts; 1) Boot loader; 2) Main program. The system shall contain a backup of the power supply image in its BMC whenever updating the FW to the power supply. #### 1) Boot Loader: This is the part of the power supply firmware that is never updated by the system. The power supply shall always be able to recover and power ON into the boot loader mode no matter the state of the power supply's main program. This code shall support the In-System FW update code and basic power supply functions to power ON/OFF, fan cooling, and protections (UV, OV, OC). #### 2) Main Program: This is the fully functional power supply program space. There is no requirement to keep a backup image of this code in the power supply since a copy of the power support FW image shall always for kept in the system's BMC. #### 10.3 POWER SUPPLY OPERATING MODE DURING AND AFTER FIRMWARE UPDATE ## 1) Firmware update mode in ON state with no power cycle needed: Power supply may be able to support FW upload in the ON state. The new FW will take effect once it is taken out of FW upload load. ## 2) Bad image after firmware update: The power supply must always be able to power on in the boot loader mode with minimal operating capabilities even if the FW image sent to the power supply is bad or corrupt. If in this mode the power supply must be able to still enter the FW upload mode to upload a proper FW image to the PSU. ## 10.4 TEC1600-12-074NA FIRMWARE IMAGE HEADER | Byte 1 | CRC Low Byte | | | |---------|----------------------------------------------------------------------|---------------------------------------------|--| | Byte 2 | CRC High Byte | | | | Byte 3 | Image Offset Low Byte | | | | Byte 4 | Image Offset High Byte | | | | Byte 5 | Image Size Low Byte | Supplier internal use area 10 butes | | | Byte 6 | Image Size High Byte | Supplier internal use area 10 bytes | | | Byte 7 | Image Sector ID Low Byte | | | | Byte 8 | Image Sector ID High Byte | | | | Byte 9 | Image Update Key Low Byte | | | | Byte 10 | Image Update Key High Byte | | | | Byte 11 | Т | | | | Byte 12 | E | | | | Byte 13 | С | | | | Byte 14 | 1 | | | | Byte 15 | 6 | Model Name 12 bytes | | | Byte 16 | 0 | | | | Byte 17 | 0 | | | | Byte 18 | - | | | | Byte 19 | 1 | | | | Byte 20 | 2 | | | | Byte 21 | N | | | | Byte 22 | A | | | | Byte 23 | Not used, for future use | Not used, for future use | | | Byte 24 | FW_MAJOR (Bit 7: down revision control bit, Bit 0-6: Major version). | Firmware Revision 3 bytes; in binary format | | | Byte 25 | FW_MINOR_PRIMARY (not used by system) | | | | Byte 26 | FW_MINOR_SECONDARY | | | | Byte 27 | HW_REVISION_FIRST | Hardware Compatible Revision 2 | | | Byte 28 | HW_REVISION_SECOND | bytes | | | Byte 29 | BLOCK SIZE Low Byte | | | | Byte 30 | BLOCK SIZE High Byte | | | | Byte 31 | Write Time Low Byte | | | | Byte 32 | Write Time High Byte | | | ## 10.5 TEC1600-12-074RA FIRMWARE IMAGE HEADER | Byte 1 | CRC Low Byte | | | |---------|----------------------------------------------------------------------|---------------------------------------------|--| | Byte 2 | CRC High Byte | | | | Byte 3 | Image Offset Low Byte | | | | Byte 4 | Image Offset High Byte | | | | Byte 5 | Image Size Low Byte | Consuling internal consults | | | Byte 6 | Image Size High Byte | Supplier internal use area 10 bytes | | | Byte 7 | Image Sector ID Low Byte | | | | Byte 8 | Image Sector ID High Byte | | | | Byte 9 | Image Update Key Low Byte | | | | Byte 10 | Image Update Key High Byte | 1 | | | Byte 11 | T | | | | Byte 12 | E | | | | Byte 13 | С | | | | Byte 14 | 1 | - Model Name 12 bytes | | | Byte 15 | 6 | | | | Byte 16 | 0 | | | | Byte 17 | 0 | | | | Byte 18 | - | | | | Byte 19 | 1 | | | | Byte 20 | 2 | | | | Byte 21 | R | | | | Byte 22 | A | | | | Byte 23 | Not used, for future use | Not used, for future use | | | Byte 24 | FW_MAJOR (Bit 7: down revision control bit, Bit 0-6: Major version). | Firmware Revision 3 bytes; in binary format | | | Byte 25 | FW_MINOR_PRIMARY (not used by system) | | | | Byte 26 | FW_MINOR_SECONDARY | | | | Byte 27 | HW_REVISION_FIRST | Hardware Compatible Revision 2 | | | Byte 28 | HW_REVISION_SECOND | bytes | | | Byte 29 | BLOCK SIZE Low Byte | | | | Byte 30 | BLOCK SIZE High Byte | | | | Byte 31 | Write Time Low Byte | | | | Byte 32 | Write Time High Byte | | | ## **10.6 FIRMWARE UPDATE PROCESS** Figure 12. PSU Upload Process Figure 13. PSU flow during powering ON #### 10.7 RELATED COMMAND OF BOOTLOADER #### 1) Name: MFR\_HW\_COMPATIBILITY Format: Read Word Code: D4h | BYTES | VALUE | DESCRIPTION | |-------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------| | low | ASCII code for first letter/number of the PSU<br>HW compatibility. | This is a COMPATIBILITY value used to tell if there are any changes in the FW that create an incompatibility with the FW. | | high | ASCII code for second letter/number of the PSU HW compatibility. | This value only changes when the PSU HW is changed creating an incompatibility with older versions of FW. | #### 2) Name: MFR\_FWUPLOAD\_CAPABILITY Format: Read Byte Code: D5h The system can read the power supply's FW upload mode capability using this command. For any given power supply; more than one FW upload mode may be supported. The supported FW upload mode(s) must support updating all available FW in the power supply. | BIT | VALUE | DESCRIPTION | |--------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------| | 0 (for future use) | 1 = PSU support FW uploading in standby mode only | For future use | | 1 (for future use) | 1 = PSU supports FW uploading in ON state; but all the new FW will not take effect until a power cycle with PSON#. | For future use | | 2 | 1 = PSU supports FW uploading in the ON state and no power<br>cycle needed | Method used for updating the application program in the power supply | | 3-7 | Reserved | | ## 3) Name: MFR\_FWUPLOAD\_MODE Format: Read/Write Byte Code: D6h | BIT | VALUE | DESCRIPTION | |-----|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 = exit firmware upload mode<br>1 = firmware upload mode | Writing a 1 puts the power supply into firmware upload mode and gets it ready to receive the 1st image block via the MFR_FW_UPLOAD command. The system can use this command at any time to restart sending the FW image. Writing a 0 puts the power supply back into normal operating mode. Writing a 1 restarts This command will put the PSU into standby mode if the PSU supports FW update in standby mode only. If the power supply image passed to the PSU is corrupt the power supply shall stay in firmware upload mode even if the system requested the PSU to exit the FW upload mode. | | 1-7 | | Reserved | ## 4) Name: MFR\_FWUPLOAD Format: Block Write (block = size as defined by the image header) Code: D7h | BYTES | VALUE | DESCRIPTION | |------------------------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Block size<br>defined in<br>header | Image header & image<br>data | Command used to send each block of the FW image. Header should follow the format described in section 13.4. The image shall contain block sequencing numbers to make sure the PSU puts the right data blocks into the right memory space on the PSU MCU. | ## 5) Name: MFR\_FWUPLOAD\_STATUS Format: Read Word Code: D8h At any time during or after the firmware image upload the system can read this command to determine status of the firmware upload process. Reset: all bits get reset to '0' when the power supply enters FW upload mode. | BIT | DESCRIPTION | |--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 1 = Full image received successfully | | 1 | 1 = Full image not received yet. The PSU will keep this bit asserted until the full image is received by the PSU. | | 2 | 1 = Full image received but image is bad or corrupt. Power supply can power ON, but only in 'safe mode' with minimal operating capability. | | 3 (for future use) | 1 = Full image received but image is bad or corrupt. Power supply can power ON and support full features. | | 4 | 1 = FW image not supported by PSU. If the PSU receives the image header and determines that the PSU HW does not support the image being sent by the system; it shall not accept the image and it shall assert this bit. | | 5 – 15 | Reserved | ## 6) Name: MFR\_FW\_REVISION Format: Block Read, 3 bytes Code: D9h | BYTE | VALUE | DESCRIPTION | |------|---------|-----------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 - 255 | Minor revision; secondary | | 1 | 0 - 255 | Minor revision; primary | | | | Bit 7: 1-> Down grading of PSU FW has to be avoided. System BMC can elect to ignore this bit if needed but recommended to follow. | | 2 | 0 - 255 | 0→ No restriction in downgrading the PSU FW. BMC can update the PSU FW to be in sync with its<br>known version. Bit 0-6: Major revision | ## 7) MFR\_MODEL (existing Power Management Bus command) Code: 9Ah Maximum of 12 byte value; ending in terminator character. ## 8) MFR\_REVISION (existing Power Management Bus command) Code: 9Bh ## 11 ELECTROMAGNETIC COMPATIBILITY ## 11.1 IMMUNITY The power supply complies with the limits defined in EN 55024. | PARAMETER | DESCRIPTION / CONDITION | CRITERION | |-----------------------------------|----------------------------------------------------------------|-----------| | Electrostatic Discharge | IEC / EN 61000-4-2 | В | | Radiated Immunity | IEC / EN 61000-4-3 | Α | | Fast Transient / Burst | IEC / EN 61000-4-4 | В | | Surge Immunity | IEC / EN 61000-4-5 (2 kV line to ground and 1 kV line to line) | Α | | Conducted Susceptibility | IEC / EN 61000-4-6 | | | Power Frequency Magnetic Immunity | IEC / EN 61000-4-8 | | | Voltage Dips and Interruptions | IEC / EN 61000-4-11 | | #### 11.2 EMISSION | PARAMETER | DESCRIPTION / CONDITION | CRITERION | |---------------------------------|-----------------------------------------------------------------------------------------------------|------------------------| | Conducted & Radiated Emissions | EN 55032 / CISPR32 | Class A<br>6 dB margin | | Power Harmonics | EN 61000-3-2 | Class A | | Voltage Fluctuation and Flicker | EN 61000-3-3 | Class A | | Acoustic Noise | Variable speed fan(s) incorporated, measured accord. to ECMA 74 and reported according to ISO 9296. | TBD dBA | ## 12 SAFETY / APPROVALS | PARAMETER | DESCRIPTION / CONDITION | STATUS | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | Agency Approvals | <ul> <li>UL / CSA 62368-1 (USA / Canada)</li> <li>EN / IEC 62368-1 (Europe / International)</li> <li>CB Certificate &amp; Report, IEC 62368-1 (Report includes all country national deviations))</li> <li>CE – Low Voltage Directive 2006/95/EC (Europe)</li> <li>Nordics – EMKO-TSE (74-SEC) 207/94</li> <li>GB4943.1 – CNCA Certification (China)</li> </ul> | | | Leakage Current | Max. 3.5 mA at 264 VAC, 60 Hz | | ## **13 ENVIRONMENTAL** | PARAMETER | DESCRIPTION / C | ONDITION | MIN | NOM | MAX | UNIT | |--------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------|-----|------------|------| | Ambient Temperature | Operating | TEC1600-12-074NA<br>TEC1600-12-074RA | -5<br>-5 | | +55<br>+50 | °C | | | Non-Operating | | -40 | | +85 | | | Llumidity | Operating, relative (n | ion-condensing) | 5 | | 85 | % | | Humidity | Non-Operating, relat | ive (non-condensing) | 5 | | 95 | 70 | | Altitude | Operating | | 0 | | 5,000 | ft | | Attitude | Non-Operating | | 0 | | 50,000 | ft | | Mechanical Shock (non-operating) | 50 G Trapezoidal Wa<br>Velocity change = 17 | | | | | | | Vibration (non-operating) sine sweep | | gRMS at 0.5 octave/min. | | | | | | Vibration (non-operating) random | 20 Hz to 500 Hz at 0 | 20 Hz at 0.02g²/Hz (slope up).<br>.02g²/Hz (flat)<br>3.13gRMS; 10 min. per axis for 3 | | | | | | Thermal Shock (non-operating) | transition time not to exceed 5 minutes. Duration of exposure to temperature extremes will be 20 minutes. | | | | +70 | °C | | Audible Noise | @ 100% rated DC loa | ad and inlet T <sub>A</sub> = 25°C | | | 70 | dB | ## **14 RELIABILITY** | PARAMETER | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |-----------------------------------|-----------------------------------------------------|-----|-----|-----|------| | Mean time between failures (MTBF) | $T_A = 50$ °C, 80% load, according Telcordia SR-332 | 200 | | | kh | #### 15 MECHANICAL | PARAMETER | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |--------------------------|-------------------------|-------------------|--------------------|-----|------| | Dimensions (My, H, v, I) | | 73.5 x 40.0 x 185 | | | mm | | Dimensions (W x H x L) | | 2.89 | 2.89 x 1.57 x 7.28 | | | | Weight | | 740 | | | g | Figure 14. Mechanical Drawing ## 15.1 AIRFLOW DIRECTION The normal airflow direction is from the card edge connector side to the AC inlet side of the power supply. The reverse airflow direction flows from the AC inlet side of the power supply to the card edge connector side. Figure 15. Airflow Direction #### **15.2 HANDLE RETENTION** The power supply has a handle to assist extraction. The module can be able to be inserted and extracted without the assistance of tools. The power supply has a latch which retains the power supply into the system and prevents the power supply from being inserted or extracted from the system when the AC power cord is pulled into the power supply. The handle protects the operator from any burn hazard through the use of the Customer Corporation Industrial designed plastic handle. ## 15.3 LED MARKING AND IDENTIFICATION The power supply has a single bi-colored LED (green & amber) for indication of the power supply status. | POWER SUPPLY CONDITION | LED STATE | |----------------------------------------------------------------------------------------------------------------------------------------------|------------------| | Output ON and OK | GREEN | | No AC power to all power supplies | OFF | | PSU standby state AC present / Only 12VSB on | 1 Hz Blink GREEN | | Power supply is SMART_ON standby state or always standby state as defined in the SMART_ON Redundancy section of the CRPS Common Requirements | 1 Hz Blink GREEN | | AC cord unplugged or AC power lost; with a second power supply in parallel still with AC input power. | AMBER | | Power supply critical event causing a shutdown; failure, overcurrent, short circuit, over voltage, fan failure, over temperature | AMBER | | Power supply warning events where the power supply continues to operate; high temp, high power, high current, slow fan. | 1 Hz Blink Amber | | Power supply FW updating | 2 Hz Blink GREEN | ## **16 CONNECTORS** ## **16.1 AC INLET CONNECTOR** The AC input connector is an IEC 320 C-14 power inlet. This inlet is rated for 10 A / 250 VAC. #### **16.2 DC OUTPUT CONNECTOR PIN LOCATIONS** The power supply uses a card edge output connection for power and signal that is compatible with a 2x25 Power Card Edge connector (equivalent to 2x25 pin configuration of the FCI power card connector 10035388102LF or OUPIIN power card connector 9393-F4P50N11ACB30DA). | PIN-OUT | DEFINITION | PIN-OUT | DEFINITION | |---------|-------------------------------------------------|---------|-----------------------------------| | A1-9 | GND | B1-9 | GND | | A10-18 | 12V <sub>OUT</sub> | B10-18 | 12V <sub>OUT</sub> | | A19 | SDA | B19 | A0 (SMBus address) | | A20 | SCL | B20 | A1 (SMBus address) | | A21 | PSON# | B21 | 12V Standby VSB | | A22 | SMBAlert# | B22 | SMART_ON | | A23 | Return Sense (Remote sense-) | B23 | 12V <sub>0∪T</sub> Load Share Bus | | A24 | 12V <sub>OUT</sub> Remote Sense (Remote sense+) | B24 | PRESENT# | | A25 | PWOK | B25 | Vin_good | ## 17 FRU DATA ## 17.1 TEC1600-12-074NA FRU DATA | | | D)/TE | VALUE | PERCENTION | | |------|--------|-------|-------|-------------------------------------------------------------------------------------------------------|--------------------------------| | ITEM | 1 | | | DESCRIPTION | BLOCK TITLE | | | 000011 | DEC | HEX | COMMON HEADED FORMAT VERSION | COMMONUTARES | | 1 | H0000 | 1 | 1 | COMMON HEADER FORMAT VERSION INTERNAL USE AREA STARTING OFFSET (In Multiples Of 8 Bytes). | COMMON HEADER | | 2 | 0001H | 0 | 00 | 00H Indicates That This Area Is Not Present | | | 3 | 0002H | 0 | 00 | CHASSIS INFO AREA STARTING OFFSET (In Multiples Of 8 Bytes). | | | 3 | 000211 | U | 00 | 00H Indicates That This Area Is Not Present. | | | 4 | 0003H | 0 | 00 | BOARD AREA STARTING OFFSET (In Multiples Of 8 Bytes).<br>00H Indicates That This Area Is Not Present. | | | 5 | 0004H | 1 | 01 | PRODUCT INFO AREA STARTING OFFSET (In Multiples Of 8 Bytes). | | | 6 | 0005H | 11 | 0B | MULTIRECORD AREA STARTING OFFSET (In Multiples Of 8 Bytes). | | | 7 | 0006H | 0 | 00 | PAD, Write As 00H | | | 8 | 0007H | 243 | F3 | COMMON HEADER CHECKSUM (ZERO CHECKSUM) | | | | 000711 | 240 | , 0 | PRODUCT AREA FORMAT VERSION | | | 1 | H8000 | 1 | 01 | 7:4 - Reserved, Write As 0000B | PRODUCT INFORMATION AREA | | | | | | 3:0 - Format Version Number = 1H | | | 2 | 0009H | 10 | 0A | PRODUCT AREA LENGTH (In multiples of 8 bytes) | | | 3 | 000AH | 25 | 19 | LANGUAGE CODE (ENGLISH)Z | | | 4 | 000BH | 200 | C8 | MANUFACTURER NAME TYPE / LENGTH (C8H)<br>7:6 - Type Code | | | 4 | UUUBH | 200 | 08 | 5:0 - Number Of Data Bytes. | | | 5 | 000CH | 98 | 62 | b | | | 6 | 000DH | 101 | 65 | е | | | 7 | 000EH | 108 | 6C | I | | | 8 | 000FH | 32 | 20 | | | | 9 | 0010H | 32 | 20 | | | | 10 | 0011H | 32 | 20 | | | | 11 | 0012H | 32 | 20 | | | | 12 | 0013H | 32 | 20 | | | | - | | | | PRODUCT NAME Type/Length (CEh) | MANUEACTUREDIC MODEL | | 13 | 0014H | 208 | D0 | 7:6 - Type Code | MANUFACTURER'S MODEL<br>NUMBER | | 4.4 | 004511 | 0.4 | F.4 | 5:0 - Number Of Data Bytes. | | | 14 | 0015H | 84 | 54 | T | | | 15 | 0016H | 69 | 45 | E | | | 16 | 0017H | 67 | 43 | C . | | | 17 | 0018H | 49 | 31 | 1 | | | 18 | 0019H | 54 | 36 | 6 | | | 19 | 001AH | 48 | 30 | 0 | | | 20 | 001BH | 48 | 30 | 0 | | | 21 | 001CH | 45 | 2D | - | | | 22 | 001DH | 49 | 31 | 1 | | | 23 | 001EH | 50 | 32 | 2 | | | 24 | 001FH | 45 | 2D | - | | | 25 | 0020H | 48 | 30 | 0 | | | 26 | 0021H | 55 | 37 | 7 | | | 27 | 0022H | 52 | 34 | 4 | | | 28 | 0023H | 78 | 4E | N | | | 29 | 0024H | 65 | 41 | A | | | 30 | 0025H | 212 | D4 | PRODUCT PART/MODEL NUMBER Type/Length (D4h) | CUSTOMER PART NUMBER | | 31 | 0026H | 67 | 43 | С | | | 32 | 0027H | 82 | 52 | R | | | 33 | 0028H | 80 | 50 | P | | | 34 | 0029H | 83 | 53 | S | | | 35 | 002AH | 49 | 31 | 1 | | | 36 | 002BH | 54 | 36 | 6 | | |----------|----------------|-------|----------|--------------------------------------------------------|------------------------------------| | 37 | 002CH | 48 | 30 | 0 | | | 38 | 002DH | 48 | 30 | 0 | | | 39 | 002EH | 45 | 2D | | | | 40 | 002EH | 65 | 41 | A | | | 41 | 002FH | 72 | 48 | Н | | | | | | | П | | | 42 | 0031H | 32 | 20 | | | | 43 | 0032H | 32 | 20 | | | | 44 | 0033H | 32 | 20 | | | | 45 | 0034H | 32 | 20 | | | | 46 | 0035H | 32 | 20 | | | | 47 | 0036H | 32 | 20 | | | | 48 | 0037H | 32 | 20 | | | | 49 | 0038H | 32 | 20 | | | | 50 | 0039H | 32 | 20 | | | | 51 | 003AH | 195 | C3 | PRODUCT VERSION NUMBER Type/Length (C3h) | CUSTOMER CURRENT REVISION | | 52 | 003BH | 86 | 56 | V | To be updated | | 53 | 003CH | 48 | 30 | 0 | To be updated | | 54 | 003DH | 48 | 30 | 0 | To be updated | | 55 | 003EH | 211 | D3 | PRODUCT SERIAL NUMBER type/length byte (D3) | | | 56 | 003FH | 84 | 54 | Т | To be updated | | 57 | 0040H | 69 | 45 | E | To be updated | | 58 | 0041H | 67 | 43 | С | To be updated | | 59 | 0042H | 49 | 31 | 1 | To be updated | | 60 | 0043H | 54 | 36 | 6 | To be updated | | 61 | 0044H | 48 | 30 | 0 | To be updated | | 62 | 0045H | 48 | 30 | 0 | To be updated | | 63 | 0046H | 78 | 4E | N | To be updated | | 64 | 0047H | 65 | 41 | A | To be updated | | 65 | 0048H | 89 | 59 | Υ | To be updated | | 66 | 0049H | 89 | 59 | Υ | To be updated | | 67 | 004AH | 77 | 4D | M | To be updated | | 68 | 004BH | 77 | 4D | M | To be updated | | 69 | 004CH | 88 | 58 | X | To be updated | | 70 | 004DH | 88 | 58 | X | To be updated | | 71 | 004EH | 88 | 58 | X | To be updated | | 72 | 004EH | 88 | 58 | X | To be updated | | 73 | 004FH | 88 | 58 | X | To be updated | | | | 0 | 00 | ^ | To be updated | | 74<br>75 | 0051H<br>0052H | | | ERLI EILE ID Typo/Longth Pyto | - | | 75 | | 192 | C0 | FRU FILE ID Type/Length Byte | Not used, code is zero length byte | | 76 | 0053H | 192 | C0 | FRU FILE ID Type/Length Byte | Not required | | 77 | 0054H | 193 | C1 | ENCODED TO INDICATE NO MORE INFO FIELDS | | | 78 | 0055H | 0 | 00 | PAD (Always Zero) | | | 79 | 0056H | 0 | 00 | PAD (Always Zero) | To be undeted | | 80 | 0057H | 123 | 7B | CHECKSUM(100H-(LOWER BYTE(SUM OF BYTES))) | To be updated | | 1 | 0058H | 0 | 00 | RECORD TYPE ID 0x00 =POWER SUPPLY INFORMATION | MULTI RECORD AREA | | 2 | 0059H | 2 | 02 | 7:7 END OF LIST ,6:4=000B, 3:0 RECORD FORMAT VERSION=2 | | | 3 | 005AH | 24 | 18 | RECORD LENGTH OF MULTIRECORD | | | 4 | 005BH | 246 | F6 | RECORD CHECKSUM (ZERO CHECKSUM) | | | 5 | 005CH | 240 | F0 | HEADER CHECKSUM (ZERO CHECKSUM) | | | | 005DH | 64 | 40 | 15-12:RESERVED,WRITE AS 0000B | | | 1 | | | | | 1600W | | 2 3 | 005EH<br>005FH | 6 208 | 06<br>D0 | 11-0:OVERALL CAPACITY(WATTS) PEAK VALUE | 1600W<br>2000W | | 4 | 0060H | 7 | 07 | LSB FIRST | | |----|-----------------|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | 5 | 0061H | 25 | 19 | INRUSH CURRENT ,FFH IF NOT SPECIFIED | 25A | | 6 | 0062H | 5 | 05 | INRUSH INTERVAL IN MS. | 5mS | | 7 | 0063H | 16 | 10 | LOW END INPUT VOLTAGE RANGE 1 100V=2710H | | | 8 | 0064H | 39 | 27 | | 100V | | 9 | 0065H | 156 | 9C | HIGH END INPUT VOLTAGE RANGE 1 127V=319CH | | | 10 | 0066H | 49 | 31 | THAT EIGHT OF VOLUME THAT I TEN V = 0 10011 | 127V | | 11 | 0067H | 32 | 20 | LOW END INPUT VOLTAGE RANGE 2 200V=4E20H | | | 12 | 006711<br>0068H | 78 | 4E | LOW LIND IN OT VOLTAGE HANGE 2 200V-4L20H | 200V | | 13 | 0069H | 192 | C0 | HIGH END INPUT VOLTAGE RANGE 2 240V=5DC0H | | | 14 | 0065H | 93 | 5D | THAT END IN OT VOLTAGE HANGE 2 240V-3BOOT | 240V | | 15 | 006BH | 50 | 32 | LOW END INPUT FREQUENCY RANGE 50HZ=32H | 50Hz | | 16 | 006CH | 60 | 3C | HIGH END INPUT FREQUENCY RANGE 60HZ=3CH | 60Hz | | 17 | 006DH | 10 | 0A | A/C DROPOUT TOLERANCE IN mS 10mS=0AH | 10mS | | | 000011 | 10 | 0/1 | 7-5:RESERVED, WRITE AS 000B | Torrio | | | | | | 4:TACHOMETER PULSES PER | _ | | | | | | POTATION/PREDICTIVE FALL POLARITY YES=1(FAIL=1,PASS=0) | _ | | 18 | 006EH | 30 | 1E | 3:HOT SWAP/REDUNDANCY SUPPORT YES=1 | _ | | 10 | OOOLII | 30 | , IL | 2:AUTOSWITCH YES=1 | _ | | | | | | 1:POWER FACTOR CORRECTION YES=1 | _ | | | | | | 0:PREDICTIVE FALL SUPPLY YES=1 | _ | | 19 | 006FH | 164 | A4 | PEAK WATTAGE 15-12:HOLD UP TIME IN SECONDS 1S=1H | | | 20 | 000FH<br>0070H | 246 | F6 | 11-0 PEAK CAPACITY (WATTS)(LSB FIRST) 1700W=06A4H | 15S | | 20 | 0070⊓ | 240 | го | COMMBINED WATTAGE | 155 | | 01 | 007411 | | 00 | | _ | | 21 | 0071H | 0 | 00 | 7-4:Voltage 1 | _ | | 00 | 007011 | 0 | 00 | 3-0:Voltage 2=00H | 0 | | 22 | 0072H | 0 | 00 | BYTE 2:3 TOTAL COMBINED WATTAGE (LSB FIRST) W=0000H | 0 | | 23 | 0073H | 0 | 00 | BYTE 2:3 TOTAL COMBINED WATTAGE (LSB FIRST) W=0000H PREDICTIVE FAIL TACHOMETER LOWER | | | 24 | 0074H | 16 | 10 | THRESHOLD(PRM/60)1000/60=16 | | | 1 | 0075H | 10 | 0A | RECORD TYPE ID 0X01 =DC OUTPUT Record | MULTIRECORD | | 2 | 0076H | 2 | 02 | 7:7 END OF LIST 6:4=000 3:0 RECORD FORMAT VERSION=2 | HEADER | | 3 | 0077H | 13 | 0D | RECORD LENGTH OF MULTIRECORD | | | 4 | 0078H | 97 | 61 | RECORD CHECKSUM | | | 5 | 0079H | 134 | 86 | HEADER CHECKSUM | | | 1 | 007AH | 1 | 01 | +12V 7:STANDBY=0,6-4:RESERVED 000B, 3-0:OUTPUT | +12V | | 2 | 007BH | 196 | C4 | UMBER=0001B<br>NOMINAL VOLTAGE(10mV)1220=04C4H | | | 3 | 007BH | 4 | 04 | NOMINAL VOLTAGE(10111V)1220-040411 | 12.2V | | 4 | 007CH | 135 | 87 | MAXIMUM NEGATIVE VOLTAGE DEVIATION(10mV) 1159=0487H | | | 5 | 007EH | 4 | 04 | WWW. WINDWINE VOLTAGE DEVIATION (TOTTLY) 1133=04011 | — 11.59V | | 6 | 007EH | 1 | 01 | MAXIMUM POSITIVE VOLTAGE DEVIATION(10mV) 1281=0501H | | | 7 | 007FH<br>0080H | 5 | 05 | THE VALLED LEVIATION (TOTAL DEVIATION) 1201-00011 | 12.81V | | 8 | 0080H | 120 | 78 | RIPPLE AND NOISE PK-PK 10Hz TO 20MHz(mV) 120mV=0078H | | | 9 | 0081H | 0 | 00 | THE PERSON OF THE POPULATION O | 120mV | | 10 | 0083H | 10 | 00<br>0A | MINIMUM CURRENT DRAW(10mA) | | | 11 | 0084H | 0 | 00 | MARION CONTINUES DIVINITORIA | 0.1A | | 12 | 0085H | 144 | 90 | MAXIMUM CURRENT DRAW(10mA) | | | 13 | 0086H | 51 | 33 | THE VALUE OF THE LETT DIVING (TOTAL) | — 132A | | 1 | 0080H | 1 | 01 | RECORD TYPE ID 0X01 =DC OUTPUT Record | MULTIRECORD | | 2 | 008711<br>0088H | 130 | 82 | 7:7 END OF LIST 6:4=000 3:0 RECORD FORMAT VERSION=2 | HEADER | | 3 | 0089H | 130 | 0D | RECORD LENGTH OF MULTIRECORD | | | 4 | 0085H | 184 | B8 | RECORD CHECKSUM | | | 5 | 008BH | 184 | B8 | HEADER CHECKSUM | | | 9 | OOODIT | 104 | 50 | TE BET OF LOTOON | | BCD.20080\_B | 1 | 008CH | 130 | 82 | +12vSB 7:STANDBY=1,6-4:RESERVED 000B , 3-0:OUTPUT UMBER=0010B | +12VSB | |----|--------|-----|----|---------------------------------------------------------------|---------| | 2 | 008DH | 196 | C4 | NOMINAL VOLTAGE(10mV)1220=04C4H | 12.2V | | 3 | 008EH | 4 | 04 | | 12.20 | | 4 | 008FH | 135 | 87 | MAXIMUM NEGATIVE VOLTAGE DEVIATION(10mV) | 11.50// | | 5 | 0090H | 4 | 04 | | 11.59V | | 6 | 0091H | 1 | 01 | MAXIMUM POSITIVE VOLTAGE DEVIATION(10mV) | 10.011/ | | 7 | 0092H | 5 | 05 | | 12.81V | | 8 | 0093H | 120 | 78 | RIPPLE AND NOISE PK-PK 10Hz TO 20MHz(mV) 120mV=0078H | 100\/ | | 9 | 0094H | 0 | 00 | | 120mV | | 10 | 0095H | 50 | 32 | MINIMUM CURRENT DRAW(mA) 50mA=0032H | 0.054 | | 11 | 0096H | 0 | 00 | | 0.05A | | 12 | 0097H | 184 | B8 | MAXIMUM CURRENT DRAW(mA) 3000mA=0BB8H | 2.04 | | 13 | 0098H | 11 | 0B | | 3.0A | | 1 | 0099H | 0 | 00 | Unused Area | | | 2 | 009AH | 0 | 00 | Unused Area | | | 3 | 009BH | 0 | 00 | Unused Area | | | 4 | 009CH | 0 | 00 | Unused Area | | | 5 | 009DH | 0 | 00 | Unused Area | | | 6 | 009EH | 0 | 00 | Unused Area | | | 7 | 009FH | 0 | 00 | Unused Area | | | 8 | 00A0H | 0 | 00 | Unused Area | | | 9 | 00A1H | 0 | 00 | Unused Area | | | 10 | 00A2H | 0 | 00 | Unused Area | | | 11 | 00A3H | 0 | 00 | Unused Area | | | 12 | 00A4H | 0 | 00 | Unused Area | | | 13 | 00A5H | 0 | 00 | Unused Area | | | 14 | 00A6H | 0 | 00 | Unused Area | | | 15 | 00A7H | 0 | 00 | Unused Area | | | 16 | 00A8H | 0 | 00 | Unused Area | | | 17 | 00A9H | 0 | 00 | Unused Area | | | 18 | 00AAH | 0 | 00 | Unused Area | | | 19 | 00ABH | 0 | 00 | Unused Area | | | 20 | 00ACH | 0 | 00 | Unused Area | | | 21 | 00ADH | 0 | 00 | Unused Area | | | 22 | 00AEH | 0 | 00 | Unused Area | | | 23 | 00AFH | 0 | 00 | Unused Area | | | 24 | 00B0H | 0 | 00 | Unused Area | | | 25 | 00B1H | 0 | 00 | Unused Area | | | 26 | 00B111 | 0 | 00 | Unused Area | | | 27 | 00B3H | 0 | 00 | Unused Area | | | 28 | 00B4H | 0 | 00 | Unused Area | | | 29 | 00B5H | 0 | 00 | Unused Area | | | 30 | 00B6H | 0 | 00 | Unused Area | | | 31 | 00B7H | 0 | 00 | Unused Area | | | 32 | 00B711 | 0 | 00 | Unused Area | | | 33 | 00B9H | 0 | 00 | Unused Area | | | 34 | 00BAH | 0 | 00 | Unused Area | | | 35 | 00BH | 0 | 00 | Unused Area | | | 36 | 00BCH | 0 | 00 | Unused Area | | | 37 | 00BDH | 0 | 00 | Unused Area | | | 38 | 00BEH | 0 | 00 | Unused Area | | | 39 | 00BEH | 0 | 00 | Unused Area | | | 40 | 00C0H | 0 | 00 | Unused Area | | | 70 | 000011 | | 00 | 5.1.0.00 / 11 Ou | | | 41 | 000111 | 0 | 00 | Hayaad Araa | | |----|--------|---|----|-------------|--| | 41 | 00C1H | 0 | 00 | Unused Area | | | 42 | 00C2H | 0 | 00 | Unused Area | | | 43 | 00C3H | 0 | 00 | Unused Area | | | 44 | 00C4H | 0 | 00 | Unused Area | | | 45 | 00C5H | 0 | 00 | Unused Area | | | 46 | 00C6H | 0 | 00 | Unused Area | | | 47 | 00C7H | 0 | 00 | Unused Area | | | 48 | 00C8H | 0 | 00 | Unused Area | | | 49 | 00C9H | 0 | 00 | Unused Area | | | 50 | 00CAH | 0 | 00 | Unused Area | | | 51 | 00CBH | 0 | 00 | Unused Area | | | 52 | 00CCH | 0 | 00 | Unused Area | | | 53 | 00CDH | 0 | 00 | Unused Area | | | 54 | 00CEH | 0 | 00 | Unused Area | | | 55 | 00CFH | 0 | 00 | Unused Area | | | 56 | 00D0H | 0 | 00 | Unused Area | | | 57 | 00D1H | 0 | 00 | Unused Area | | | 58 | 00D2H | 0 | 00 | Unused Area | | | 59 | 00D3H | 0 | 00 | Unused Area | | | 60 | 00D4H | 0 | 00 | Unused Area | | | 61 | 00D5H | 0 | 00 | Unused Area | | | 62 | 00D6H | 0 | 00 | Unused Area | | | 63 | 00D7H | 0 | 00 | Unused Area | | | 64 | 00D8H | 0 | 00 | Unused Area | | | 65 | 00D9H | 0 | 00 | Unused Area | | | 66 | 00DSH | 0 | 00 | Unused Area | | | 67 | 00DH | 0 | 00 | Unused Area | | | 68 | 00DCH | 0 | 00 | Unused Area | | | 69 | 00DDH | 0 | 00 | Unused Area | | | 70 | 00DEH | 0 | 00 | Unused Area | | | 71 | | 0 | 00 | | | | | 00DFH | | | Unused Area | | | 72 | 00E0H | 0 | 00 | Unused Area | | | 73 | 00E1H | 0 | 00 | Unused Area | | | 74 | 00E2H | 0 | 00 | Unused Area | | | 75 | 00E3H | 0 | 00 | Unused Area | | | 76 | 00E4H | 0 | 00 | Unused Area | | | 77 | 00E5H | 0 | 00 | Unused Area | | | 78 | 00E6H | 0 | 00 | Unused Area | | | 79 | 00E7H | 0 | 00 | Unused Area | | | 80 | 00E8H | 0 | 00 | Unused Area | | | 81 | 00E9H | 0 | 00 | Unused Area | | | 82 | 00EAH | 0 | 00 | Unused Area | | | 83 | 00EBH | 0 | 00 | Unused Area | | | 84 | 00ECH | 0 | 00 | Unused Area | | | 85 | 00EDH | 0 | 00 | Unused Area | | | 86 | 00EEH | 0 | 00 | Unused Area | | | 87 | 00EFH | 0 | 00 | Unused Area | | | 88 | 00F0H | 0 | 00 | Unused Area | | | 89 | 00F1H | 0 | 00 | Unused Area | | | 90 | 00F2H | 0 | 00 | Unused Area | | | 91 | 00F3H | 0 | 00 | Unused Area | | | 92 | 00F4H | 0 | 00 | Unused Area | | | 93 | 00F5H | 0 | 00 | Unused Area | | | | | | | | | | 94 | 00F6H | 0 | 00 | Unused Area | |-----|-------|---|----|-------------| | 95 | 00F7H | 0 | 00 | Unused Area | | 96 | 00F8H | 0 | 00 | Unused Area | | 97 | 00F9H | 0 | 00 | Unused Area | | 98 | 00FAH | 0 | 00 | Unused Area | | 99 | 00FBH | 0 | 00 | Unused Area | | 100 | 00FCH | 0 | 00 | Unused Area | | 101 | 00FDH | 0 | 00 | Unused Area | | 102 | 00FEH | 0 | 00 | Unused Area | | 103 | 00FFH | 0 | 00 | Unused Area | # Table showing TEC1600-12-074NA HEX Information | Addr | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | |------|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----| | 00 | 01 | 00 | 00 | 00 | 01 | 0B | 00 | F3 | 01 | 0A | 19 | C8 | 62 | 65 | 6C | 20 | | 10 | 20 | 20 | 20 | 20 | D0 | 54 | 45 | 43 | 31 | 36 | 30 | 30 | 2D | 31 | 32 | 2D | | 20 | 30 | 37 | 34 | 4E | 41 | D4 | 43 | 52 | 50 | 53 | 31 | 36 | 30 | 30 | 2D | 41 | | 30 | 48 | 20 | 20 | 20 | 20 | 20 | 20 | 20 | 20 | 20 | C3 | 56 | 30 | 30 | D3 | 54 | | 40 | 45 | 43 | 31 | 36 | 30 | 30 | 4E | 41 | 59 | 59 | 4D | 4D | 58 | 58 | 58 | 58 | | 50 | 58 | 00 | C0 | C0 | C1 | 00 | 00 | 7B | 00 | 02 | 18 | F6 | F0 | 40 | 06 | D0 | | 60 | 07 | 19 | 05' | 10 | 27 | 9C | 31 | 20 | 4E | C0 | 5D | 32 | 3C | 0A | 1E | A4 | | 70 | F6 | 00 | 00 | 00 | 10 | 0A | 02 | 0D | 61 | 86 | 01 | C4 | 04 | 87 | 04 | 01 | | 80 | 05 | 78 | 00 | 0A | 00 | 90 | 33 | 01 | 82 | 0D | B8 | B8 | 82 | C4 | 04 | 87 | | 90 | 04 | 01 | 05 | 78 | 00 | 32 | 00 | B8 | 0B | 00 | 00 | 00 | 00 | 00 | 00 | 00 | | A0 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | | В0 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | | C0 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | | D0 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | | E0 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | | F0 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | ## 17.2 TEC1600-12-074RA FRU DATA | | | BYTE | VALUE | DESCRIPTION | | |----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------| | ITEM | 1 | DEC | HEX | DESCRIPTION | BLOCK TITLE | | 1 | 0000H | 1 | 1 | COMMON HEADER FORMAT VERSION | COMMON HEADER | | | | | | INTERNAL USE AREA STARTING OFFSET (In Multiples Of 8 Bytes). | COMMON READER | | 2 | 0001H | 0 | 00 | 00H Indicates That This Area Is Not Present | | | 3 | 0002H | 0 | 00 | CHASSIS INFO AREA STARTING OFFSET (In Multiples Of 8 Bytes). | | | 3 | 0002⊓ | U | 00 | 00H Indicates That This Area Is Not Present. | | | 4 | 0003H | 0 | 00 | BOARD AREA STARTING OFFSET (In Multiples Of 8 Bytes). 00H Indicates That This Area Is Not Present. | | | 5 | 0004H | 1 | 01 | PRODUCT INFO AREA STARTING OFFSET (In Multiples Of 8 Bytes). | | | 6 | 0004H | 11 | 0B | MULTIRECORD AREA STARTING OFFSET (In Multiples Of 8 Bytes). | | | 7 | 0005H | 0 | 00 | PAD, Write As 00H | | | 8 | | _ | | - | | | 0 | 0007H | 243 | F3 | COMMON HEADER CHECKSUM (ZERO CHECKSUM) PRODUCT AREA FORMAT VERSION | | | 1 | 0008H | 1 | 01 | 7:4 - Reserved, Write As 0000B | PRODUCT INFORMATION AREA | | | | - | | 3:0 - Format Version Number = 1H | | | 2 | 0009H | 10 | 0A | PRODUCT AREA LENGTH (In multiples of 8 bytes) | | | 3 | 000AH | 25 | 19 | LANGUAGE CODE (ENGLISH)Z | | | | | | | MANUFACTURER NAME TYPE / LENGTH (C8H) | | | 4 | 000BH | 200 | C8 | 7:6 - Type Code | | | 5 | 000CH | 98 | 62 | 5:0 - Number Of Data Bytes. | | | 6 | 000CH | 101 | 65 | | | | | 000DH | | | e | | | 7 | | 108 | 6C | | | | 8 | 000FH | 32 | 20 | | | | 9 | 0010H | 32 | 20 | | | | 10 | 0011H | 32 | 20 | | | | 11 | 0012H | 32 | 20 | | | | 12 | 004011 | 20 | 00 | | | | 12 | 0013H | 32 | 20 | | | | 13 | 0013H<br>0014H | 208 | D0 | PRODUCT NAME Type/Length (CEh) 7:6 - Type Code 5:0 - Number Of Data Bytes. | MANUFACTURER'S MODEL<br>NUMBER | | | | | | 7:6 - Type Code | | | 13 | 0014H | 208 | D0 | 7:6 - Type Code<br>5:0 - Number Of Data Bytes. | | | 13 | 0014H<br>0015H | 208<br>84 | D0<br>54 | 7:6 - Type Code<br>5:0 - Number Of Data Bytes.<br>T | | | 13<br>14<br>15 | 0014H<br>0015H<br>0016H | 208<br>84<br>69 | D0<br>54<br>45 | 7:6 - Type Code<br>5:0 - Number Of Data Bytes.<br>T | | | 13<br>14<br>15<br>16 | 0014H<br>0015H<br>0016H<br>0017H | 208<br>84<br>69<br>67 | D0 54 45 43 | 7:6 - Type Code<br>5:0 - Number Of Data Bytes.<br>T<br>E | | | 13<br>14<br>15<br>16<br>17 | 0014H<br>0015H<br>0016H<br>0017H<br>0018H | 208<br>84<br>69<br>67<br>49 | D0 54 45 43 31 | 7:6 - Type Code<br>5:0 - Number Of Data Bytes.<br>T<br>E<br>C | | | 13<br>14<br>15<br>16<br>17<br>18 | 0014H<br>0015H<br>0016H<br>0017H<br>0018H<br>0019H | 208<br>84<br>69<br>67<br>49<br>54 | D0 54 45 43 31 36 | 7:6 - Type Code<br>5:0 - Number Of Data Bytes.<br>T<br>E<br>C | | | 13<br>14<br>15<br>16<br>17<br>18<br>19<br>20 | 0014H<br>0015H<br>0016H<br>0017H<br>0018H<br>0019H<br>001AH<br>001BH | 208<br>84<br>69<br>67<br>49<br>54<br>48 | D0 54 45 43 31 36 30 | 7:6 - Type Code 5:0 - Number Of Data Bytes. T E C 1 6 0 | | | 13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21 | 0014H<br>0015H<br>0016H<br>0017H<br>0018H<br>0019H<br>001AH | 208<br>84<br>69<br>67<br>49<br>54<br>48<br>48 | D0 54 45 43 31 36 30 30 | 7:6 - Type Code 5:0 - Number Of Data Bytes. T E C 1 6 0 | | | 13<br>14<br>15<br>16<br>17<br>18<br>19<br>20 | 0014H<br>0015H<br>0016H<br>0017H<br>0018H<br>0019H<br>001AH<br>001BH<br>001CH | 208<br>84<br>69<br>67<br>49<br>54<br>48 | D0 54 45 43 31 36 30 30 2D | 7:6 - Type Code 5:0 - Number Of Data Bytes. T E C 1 6 0 0 | | | 13 14 15 16 17 18 19 20 21 22 23 | 0014H<br>0015H<br>0016H<br>0017H<br>0018H<br>0019H<br>001AH<br>001BH<br>001CH<br>001DH<br>001EH | 208<br>84<br>69<br>67<br>49<br>54<br>48<br>48<br>45<br>49<br>50 | 54<br>45<br>43<br>31<br>36<br>30<br>30<br>2D<br>31<br>32 | 7:6 - Type Code 5:0 - Number Of Data Bytes. T E C 1 6 0 0 1 | | | 13 14 15 16 17 18 19 20 21 22 23 24 | 0014H<br>0015H<br>0016H<br>0017H<br>0018H<br>0019H<br>001AH<br>001BH<br>001CH<br>001DH<br>001EH<br>001FH | 208 84 69 67 49 54 48 48 45 49 50 45 | 54<br>45<br>43<br>31<br>36<br>30<br>30<br>2D<br>31<br>32<br>2D | 7:6 - Type Code 5:0 - Number Of Data Bytes. T E C 1 6 0 0 1 2 | | | 13 14 15 16 17 18 19 20 21 22 23 24 25 | 0014H 0015H 0016H 0017H 0018H 0019H 001AH 001BH 001CH 001DH 001FH 0020H | 208 84 69 67 49 54 48 48 45 49 50 45 | 54<br>45<br>43<br>31<br>36<br>30<br>30<br>2D<br>31<br>32<br>2D<br>30 | 7:6 - Type Code 5:0 - Number Of Data Bytes. T E C 1 6 0 0 1 2 0 | | | 13 14 15 16 17 18 19 20 21 22 23 24 25 26 | 0014H 0015H 0016H 0017H 0018H 0019H 001AH 001CH 001DH 001FH 0020H | 208 84 69 67 49 54 48 45 49 50 45 48 | 54<br>45<br>43<br>31<br>36<br>30<br>2D<br>31<br>32<br>2D<br>30<br>37 | 7:6 - Type Code 5:0 - Number Of Data Bytes. T E C 1 6 0 0 1 2 0 7 | | | 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 | 0014H 0015H 0016H 0017H 0018H 0019H 001AH 001CH 001DH 001EH 001FH 0020H 0021H | 208 84 69 67 49 54 48 45 49 50 45 48 55 52 | D0 54 45 43 31 36 30 30 2D 31 32 2D 30 37 34 | 7:6 - Type Code 5:0 - Number Of Data Bytes. T E C 1 6 0 0 1 2 0 7 | | | 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 | 0014H 0015H 0016H 0017H 0018H 0019H 001AH 001CH 001DH 001EH 001FH 0020H 0021H 0022H 0023H | 208 84 69 67 49 54 48 45 49 50 45 48 55 52 78 | D0 54 45 43 31 36 30 30 2D 31 32 2D 30 37 34 52 | 7:6 - Type Code 5:0 - Number Of Data Bytes. T E C 1 6 0 0 1 2 0 7 4 R | | | 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 | 0014H 0015H 0016H 0017H 0018H 0019H 001AH 001CH 001DH 001FH 0020H 0021H 0022H 0023H 0024H | 208 84 69 67 49 54 48 48 45 49 50 45 48 55 52 78 65 | D0 54 45 43 31 36 30 2D 31 32 2D 30 37 34 52 41 | 7:6 - Type Code 5:0 - Number Of Data Bytes. T E C 1 6 0 0 - 1 2 - 0 7 4 R A | NUMBER | | 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 | 0014H 0015H 0016H 0017H 0018H 0019H 001AH 001CH 001DH 001FH 0020H 0021H 0022H 0024H 0025H | 208 84 69 67 49 54 48 48 45 49 50 45 55 52 78 65 212 | D0 54 45 43 31 36 30 30 2D 31 32 2D 30 37 34 52 41 D4 | 7:6 - Type Code 5:0 - Number Of Data Bytes. T E C 1 6 0 0 - 1 2 - 0 7 4 R A PRODUCT PART/MODEL NUMBER Type/Length (D4h) | | | 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 | 0014H 0015H 0016H 0017H 0018H 0019H 001AH 001CH 001DH 001EH 002H 0021H 0022H 0023H 0024H 0025H | 208 84 69 67 49 54 48 48 45 49 50 45 52 78 65 212 67 | D0 54 45 43 31 36 30 30 2D 31 32 2D 30 37 34 52 41 D4 43 | 7:6 - Type Code 5:0 - Number Of Data Bytes. T E C 1 6 0 0 1 2 0 7 4 R A PRODUCT PART/MODEL NUMBER Type/Length (D4h) C | NUMBER | | 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 | 0014H 0015H 0016H 0017H 0018H 0019H 001AH 001CH 001DH 001FH 0020H 0021H 0022H 0023H 0025H 0026H 0027H | 208 84 69 67 49 54 48 48 45 49 50 45 48 55 52 78 65 212 67 82 | D0 54 45 43 31 36 30 30 2D 31 32 2D 30 37 34 52 41 D4 43 52 | 7:6 - Type Code 5:0 - Number Of Data Bytes. T E C 1 6 0 0 - 1 2 - 0 7 4 R A PRODUCT PART/MODEL NUMBER Type/Length (D4h) C R | NUMBER | | 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 | 0014H 0015H 0016H 0017H 0018H 0019H 001AH 001CH 001DH 001FH 0020H 0021H 0022H 0023H 0024H 0025H 0027H 0028H | 208 84 69 67 49 54 48 48 45 49 50 45 52 78 65 212 67 82 80 | D0 54 45 43 31 36 30 30 2D 31 32 2D 30 37 34 52 41 D4 43 52 50 | 7:6 - Type Code 5:0 - Number Of Data Bytes. T E C 1 6 0 0 - 1 2 - 0 7 4 R A PRODUCT PART/MODEL NUMBER Type/Length (D4h) C R P | NUMBER | | 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 | 0014H 0015H 0016H 0017H 0018H 0019H 001AH 001CH 001DH 001EH 0021H 0022H 0023H 0024H 0025H 0027H 0028H 0029H | 208 84 69 67 49 54 48 48 45 49 50 45 52 78 65 212 67 82 80 83 | D0 54 45 43 31 36 30 30 2D 31 32 2D 30 37 34 52 41 D4 43 52 50 53 | 7:6 - Type Code 5:0 - Number Of Data Bytes. T E C 1 6 0 0 - 1 2 - 0 7 4 R A PRODUCT PART/MODEL NUMBER Type/Length (D4h) C R P S | NUMBER | | 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 | 0014H 0015H 0016H 0017H 0018H 0019H 001AH 001CH 001DH 001FH 0020H 0021H 0022H 0023H 0024H 0025H 0027H 0028H | 208 84 69 67 49 54 48 48 45 49 50 45 52 78 65 212 67 82 80 | D0 54 45 43 31 36 30 30 2D 31 32 2D 30 37 34 52 41 D4 43 52 50 | 7:6 - Type Code 5:0 - Number Of Data Bytes. T E C 1 6 0 0 - 1 2 - 0 7 4 R A PRODUCT PART/MODEL NUMBER Type/Length (D4h) C R P | NUMBER | | 07 | 000011 | 40 | 00 | | | |----|----------------|-----|----|--------------------------------------------------------|------------------------------------| | 37 | 002CH | 48 | 30 | 0 | | | 38 | 002DH | 48 | 30 | 0 | | | 39 | 002EH | 45 | 2D | - | | | 40 | 002FH | 65 | 41 | A | | | 41 | 0030H | 72 | 48 | Н | | | 42 | 0031H | 32 | 20 | | | | 43 | 0032H | 32 | 20 | | | | 44 | 0033H | 32 | 20 | | | | 45 | 0034H | 32 | 20 | | | | 46 | 0035H | 32 | 20 | | | | 47 | 0036H | 32 | 20 | | | | 48 | 0037H | 32 | 20 | | | | 49 | 0038H | 32 | 20 | | | | 50 | 0039H | 32 | 20 | | | | 51 | 003AH | 195 | СЗ | PRODUCT VERSION NUMBER Type/Length (C3h) | CUSTOMER CURRENT<br>REVISION | | 52 | 003BH | 86 | 56 | V | To be updated | | 53 | 003CH | 48 | 30 | 0 | To be updated | | 54 | 003DH | 48 | 30 | 0 | To be updated | | 55 | 003EH | 211 | D3 | PRODUCT SERIAL NUMBER type/length byte (D3) | | | 56 | 003FH | 84 | 54 | T | To be updated | | 57 | 0040H | 69 | 45 | E | To be updated | | 58 | 0041H | 67 | 43 | C | To be updated | | 59 | 0042H | 49 | 31 | 1 | To be updated | | 60 | 0043H | 54 | 36 | 6 | To be updated | | 61 | 0043F1 | 48 | 30 | 0 | To be updated To be updated | | 62 | 0044H<br>0045H | 48 | 30 | 0 | To be updated To be updated | | | | | 52 | | | | 63 | 0046H | 78 | | R | To be updated | | 64 | 0047H | 65 | 41 | A | To be updated | | 65 | 0048H | 89 | 59 | Y | To be updated | | 66 | 0049H | 89 | 59 | Y | To be updated | | 67 | 004AH | 77 | 4D | M | To be updated | | 68 | 004BH | 77 | 4D | M | To be updated | | 69 | 004CH | 88 | 58 | X | To be updated | | 70 | 004DH | 88 | 58 | X | To be updated | | 71 | 004EH | 88 | 58 | X | To be updated | | 72 | 004FH | 88 | 58 | X | To be updated | | 73 | 0050H | 88 | 58 | X | To be updated | | 74 | 0051H | 0 | 00 | | To be updated | | 75 | 0052H | 192 | C0 | FRU FILE ID Type/Length Byte | Not used, code is zero length byte | | 76 | 0053H | 192 | C0 | FRU FILE ID Type/Length Byte | Not required | | 77 | 0054H | 193 | C1 | ENCODED TO INDICATE NO MORE INFO FIELDS | | | 78 | 0055H | 0 | 00 | PAD (Always Zero) | | | 79 | 0056H | 0 | 00 | PAD (Always Zero) | | | 80 | 0057H | 123 | 7B | CHECKSUM(100H-(LOWER BYTE(SUM OF BYTES))) | To be updated | | 1 | 0058H | 0 | 00 | RECORD TYPE ID 0x00 =POWER SUPPLY INFORMATION | MULTI RECORD AREA | | 2 | 0059H | 2 | 02 | 7:7 END OF LIST ,6:4=000B, 3:0 RECORD FORMAT VERSION=2 | | | 3 | 005AH | 24 | 18 | RECORD LENGTH OF MULTIRECORD | | | 4 | 005BH | 246 | F6 | RECORD CHECKSUM (ZERO CHECKSUM) | | | 5 | 005CH | 240 | F0 | HEADER CHECKSUM (ZERO CHECKSUM) | | | 1 | 005DH | 64 | 40 | 15-12:RESERVED,WRITE AS 0000B | | | 2 | 005EH | 6 | 06 | 11-0:OVERALL CAPACITY(WATTS) | 1600W | | 3 | 005FH | 208 | D0 | PEAK VALUE | | | 4 | 0060H | 7 | 07 | LSB FIRST | 2000W | | | | | | | | | Г | 000411 | ٥٢ | 10 | INDUCTION OF DESIGNATION OF STREET | 054 | |----|--------|-----|----|-------------------------------------------------------------|-------------| | 5 | 0061H | 25 | 19 | INRUSH CURRENT ,FFH IF NOT SPECIFIED | 25A | | 6 | 0062H | 5 | 05 | INRUSH INTERVAL IN MS. | 5mS | | 7 | 0063H | 16 | 10 | LOW END INPUT VOLTAGE RANGE 1 100V=2710H | 100V | | 8 | 0064H | 39 | 27 | | | | 9 | 0065H | 156 | 9C | HIGH END INPUT VOLTAGE RANGE 1 127V=319CH | 127V | | 10 | 0066H | 49 | 31 | | | | 11 | 0067H | 32 | 20 | LOW END INPUT VOLTAGE RANGE 2 200V=4E20H | 200V | | 12 | 0068H | 78 | 4E | | | | 13 | 0069H | 192 | C0 | HIGH END INPUT VOLTAGE RANGE 2 240V=5DC0H | 240V | | 14 | 006AH | 93 | 5D | | | | 15 | 006BH | 50 | 32 | LOW END INPUT FREQUENCY RANGE 50HZ=32H | 50Hz | | 16 | 006CH | 60 | 3C | HIGH END INPUT FREQUENCY RANGE 60HZ=3CH | 60Hz | | 17 | 006DH | 10 | 0A | A/C DROPOUT TOLERANCE IN mS 10mS=0AH | 10mS | | | | | | 7-5:RESERVED,WRITE AS 000B | | | | | | | 4:TACHOMETER PULSES PER | | | | | | | POTATION/PREDICTIVE FALL POLARITY YES=1(FAIL=1,PASS=0) | | | 18 | 006EH | 30 | 1E | 3:HOT SWAP/REDUNDANCY SUPPORT YES=1 | | | | | | | 2:AUTOSWITCH YES=1 | | | | | | | 1:POWER FACTOR CORRECTION YES=1 | | | | | | | 0:PREDICTIVE FALL SUPPLY YES=1 | | | 19 | 006FH | 164 | A4 | PEAK WATTAGE 15-12:HOLD UP TIME IN SECONDS 1S=1H | | | 20 | 0070H | 246 | F6 | 11-0 PEAK CAPACITY (WATTS)(LSB FIRST) 1700W=06A4H | 158 | | | | | | COMMBINED WATTAGE | | | 21 | 0071H | 0 | 00 | 7-4:Voltage 1 | | | | | | | 3-0:Voltage 2=00H | | | 22 | 0072H | 0 | 00 | BYTE 2:3 TOTAL COMBINED WATTAGE (LSB FIRST) W=0000H | 0 | | 23 | 0073H | 0 | 00 | BYTE 2:3 TOTAL COMBINED WATTAGE (LSB FIRST) W=0000H | - | | | | | | PREDICTIVE FAIL TACHOMETER LOWER | | | 24 | 0074H | 16 | 10 | THRESHOLD(PRM/60)1000/60=16 | | | 1 | 0075H | 10 | 0A | RECORD TYPE ID 0X01 =DC OUTPUT Record | MULTIRECORD | | 2 | 0076H | 2 | 02 | 7:7 END OF LIST 6:4=000 3:0 RECORD FORMAT VERSION=2 | HEADER | | 3 | 0077H | 13 | 0D | RECORD LENGTH OF MULTIRECORD | | | 4 | 0078H | 97 | 61 | RECORD CHECKSUM | | | 5 | 0079H | 134 | 86 | HEADER CHECKSUM | | | 1 | 007AH | 1 | 01 | +12V 7:STANDBY=0,6-4:RESERVED 000B , 3-0:OUTPUT UMBER=0001B | +12V | | 2 | 007BH | 196 | C4 | NOMINAL VOLTAGE(10mV)1220=04C4H | 12.2V | | 3 | 007CH | 4 | 04 | | 12.27 | | 4 | 007DH | 135 | 87 | MAXIMUM NEGATIVE VOLTAGE DEVIATION(10mV) 1159=0487H | 11 50// | | 5 | 007EH | 4 | 04 | | 11.59V | | 6 | 007FH | 1 | 01 | MAXIMUM POSITIVE VOLTAGE DEVIATION(10mV) 1281=0501H | 12.81V | | 7 | H0800 | 5 | 05 | | 12.01V | | 8 | 0081H | 120 | 78 | RIPPLE AND NOISE PK-PK 10Hz TO 20MHz(mV) 120mV=0078H | 100mV | | 9 | 0082H | 0 | 00 | | 120mV | | 10 | 0083H | 10 | 0A | MINIMUM CURRENT DRAW(10mA) | 0.14 | | 11 | 0084H | 0 | 00 | | 0.1A | | 12 | 0085H | 144 | 90 | MAXIMUM CURRENT DRAW(10mA) | 1004 | | 13 | 0086H | 51 | 33 | | 132A | | 1 | 0087H | 1 | 01 | RECORD TYPE ID 0X01 =DC OUTPUT Record | MULTIRECORD | | 2 | 0088H | 130 | 82 | 7:7 END OF LIST 6:4=000 3:0 RECORD FORMAT VERSION=2 | HEADER | | 3 | 0089H | 13 | 0D | RECORD LENGTH OF MULTIRECORD | | | 4 | HA800 | 184 | B8 | RECORD CHECKSUM | | | 5 | 008BH | 184 | B8 | HEADER CHECKSUM | | | 1 | 008CH | | | +12vSB 7:STANDBY=1,6-4:RESERVED 000B, 3-0:OUTPUT | +12VSB | | | 000CH | 130 | 82 | UMBER=0010B | T12V0D | BCD.20080\_B | 2 | 008DH | 196 | C4 | NOMINAL VOLTAGE(10mV)1220=04C4H | | |----|-------|-----|----|------------------------------------------------------|--------| | 3 | 008EH | 4 | 04 | | 12.2V | | 4 | 008FH | 135 | 87 | MAXIMUM NEGATIVE VOLTAGE DEVIATION(10mV) | | | 5 | 0090H | 4 | 04 | | 11.59V | | 6 | 0091H | 1 | 01 | MAXIMUM POSITIVE VOLTAGE DEVIATION(10mV) | | | 7 | 0092H | 5 | 05 | | 12.81V | | 8 | 0093H | 120 | 78 | RIPPLE AND NOISE PK-PK 10Hz TO 20MHz(mV) 120mV=0078H | | | 9 | 0094H | 0 | 00 | | 120mV | | 10 | 0095H | 50 | 32 | MINIMUM CURRENT DRAW(mA) 50mA=0032H | | | 11 | 0096H | 0 | 00 | ( ) *** | 0.05A | | 12 | 0097H | 184 | B8 | MAXIMUM CURRENT DRAW(mA) 3000mA=0BB8H | | | 13 | 0098H | 11 | 0B | | 3.0A | | 1 | 0099H | 0 | 00 | Unused Area | | | 2 | 009AH | 0 | 00 | Unused Area | | | 3 | 009BH | 0 | 00 | Unused Area | | | 4 | 009CH | 0 | 00 | Unused Area | | | 5 | 009DH | 0 | 00 | Unused Area | | | 6 | 009EH | 0 | 00 | Unused Area | | | 7 | 009FH | 0 | 00 | Unused Area | | | 8 | 00A0H | 0 | 00 | Unused Area | | | 9 | 00A1H | 0 | 00 | Unused Area | | | 10 | 00A2H | 0 | 00 | Unused Area | | | 11 | 00A3H | 0 | 00 | Unused Area | | | 12 | 00A4H | 0 | 00 | Unused Area | | | 13 | 00A5H | 0 | 00 | Unused Area | | | 14 | 00A6H | 0 | 00 | Unused Area | | | 15 | 00A7H | 0 | 00 | Unused Area | | | 16 | 00A8H | 0 | 00 | Unused Area | | | 17 | 00A9H | 0 | 00 | Unused Area | | | 18 | 00AAH | 0 | 00 | Unused Area | | | 19 | 00ABH | 0 | 00 | Unused Area | | | 20 | 00ACH | 0 | 00 | Unused Area | | | 21 | 00ADH | 0 | 00 | Unused Area | | | 22 | 00AEH | 0 | 00 | Unused Area | | | 23 | 00AFH | 0 | 00 | Unused Area | | | 24 | 00B0H | 0 | 00 | Unused Area | | | 25 | 00B1H | 0 | 00 | Unused Area | | | 26 | 00B2H | 0 | 00 | Unused Area | | | 27 | 00B3H | 0 | 00 | Unused Area | | | 28 | 00B4H | 0 | 00 | Unused Area | | | 29 | 00B5H | 0 | 00 | Unused Area | | | 30 | 00B6H | 0 | 00 | Unused Area | | | 31 | 00B7H | 0 | 00 | Unused Area | | | 32 | 00B8H | 0 | 00 | Unused Area | | | 33 | 00B9H | 0 | 00 | Unused Area | | | 34 | 00BAH | 0 | 00 | Unused Area | | | 35 | 00BBH | 0 | 00 | Unused Area | | | 36 | 00BCH | 0 | 00 | Unused Area | | | 37 | 00BDH | 0 | 00 | Unused Area | | | 38 | 00BEH | 0 | 00 | Unused Area | | | 39 | 00BEH | 0 | 00 | Unused Area | | | 40 | 00C0H | 0 | 00 | Unused Area | | | 41 | 00C1H | 0 | 00 | Unused Area | | | 41 | 00010 | U | 00 | Onused Area | | | 40 | 000011 | 0 | 00 | Llavand Aven | |----|----------------|---|----|--------------| | 42 | 00C2H | 0 | 00 | Unused Area | | 43 | 00C3H | 0 | 00 | Unused Area | | 44 | 00C4H | 0 | 00 | Unused Area | | 45 | 00C5H | 0 | 00 | Unused Area | | 46 | 00C6H | 0 | 00 | Unused Area | | 47 | 00C7H | 0 | 00 | Unused Area | | 48 | 00C8H | 0 | 00 | Unused Area | | 49 | 00C9H | 0 | 00 | Unused Area | | 50 | 00CAH | 0 | 00 | Unused Area | | 51 | 00CBH | 0 | 00 | Unused Area | | 52 | 00CCH | 0 | 00 | Unused Area | | 53 | 00CDH | 0 | 00 | Unused Area | | 54 | 00CEH | 0 | 00 | Unused Area | | 55 | 00CFH | 0 | 00 | Unused Area | | 56 | 00D0H | 0 | 00 | Unused Area | | 57 | 00D1H | 0 | 00 | Unused Area | | 58 | 00D2H | 0 | 00 | Unused Area | | 59 | 00D3H | 0 | 00 | Unused Area | | 60 | 00D4H | 0 | 00 | Unused Area | | 61 | 00D5H | 0 | 00 | Unused Area | | 62 | 00D6H | 0 | 00 | Unused Area | | 63 | 00D7H | 0 | 00 | Unused Area | | 64 | 00D8H | 0 | 00 | Unused Area | | 65 | 00D9H | 0 | 00 | Unused Area | | 66 | 00DAH | 0 | 00 | Unused Area | | 67 | 00DBH | 0 | 00 | Unused Area | | 68 | 00DCH | 0 | 00 | Unused Area | | 69 | 00DCH | 0 | 00 | Unused Area | | 70 | 00DDH<br>00DEH | 0 | 00 | Unused Area | | 71 | 00DEH | 0 | 00 | Unused Area | | 72 | | | | | | | 00E0H | 0 | 00 | Unused Area | | 73 | 00E1H | 0 | 00 | Unused Area | | 74 | 00E2H | 0 | 00 | Unused Area | | 75 | 00E3H | 0 | 00 | Unused Area | | 76 | 00E4H | 0 | 00 | Unused Area | | 77 | 00E5H | 0 | 00 | Unused Area | | 78 | 00E6H | 0 | 00 | Unused Area | | 79 | 00E7H | 0 | 00 | Unused Area | | 80 | 00E8H | 0 | 00 | Unused Area | | 81 | 00E9H | 0 | 00 | Unused Area | | 82 | 00EAH | 0 | 00 | Unused Area | | 83 | 00EBH | 0 | 00 | Unused Area | | 84 | 00ECH | 0 | 00 | Unused Area | | 85 | 00EDH | 0 | 00 | Unused Area | | 86 | 00EEH | 0 | 00 | Unused Area | | 87 | 00EFH | 0 | 00 | Unused Area | | 88 | 00F0H | 0 | 00 | Unused Area | | 89 | 00F1H | 0 | 00 | Unused Area | | 90 | 00F2H | 0 | 00 | Unused Area | | 91 | 00F3H | 0 | 00 | Unused Area | | 92 | 00F4H | 0 | 00 | Unused Area | | 93 | 00F5H | 0 | 00 | Unused Area | | 94 | 00F6H | 0 | 00 | Unused Area | | | | | | | | 95 | 00F7H | 0 | 00 | Unused Area | | |-----|-------|---|----|-------------|--| | 96 | 00F8H | 0 | 00 | Unused Area | | | 97 | 00F9H | 0 | 00 | Unused Area | | | 98 | 00FAH | 0 | 00 | Unused Area | | | 99 | 00FBH | 0 | 00 | Unused Area | | | 100 | 00FCH | 0 | 00 | Unused Area | | | 101 | 00FDH | 0 | 00 | Unused Area | | | 102 | 00FEH | 0 | 00 | Unused Area | | | 103 | 00FFH | 0 | 00 | Unused Area | | ## Table showing TEC1600-12-074RA HEX Information | Addr | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | |------|----|----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----| | 00 | 01 | 00 | 00 | 00 | 01 | 0B | 00 | F3 | 01 | 0A | 19 | C8 | 62 | 65 | 6C | 20 | | 10 | 20 | 20 | 20 | 20 | D0 | 54 | 45 | 43 | 31 | 36 | 30 | 30 | 2D | 31 | 32 | 2D | | 20 | 30 | 37 | 34 | 52 | 41 | D4 | 43 | 52 | 50 | 53 | 31 | 36 | 30 | 30 | 2D | 41 | | 30 | 48 | 20 | 20 | 20 | 20 | 20 | 20 | 20 | 20 | 20 | СЗ | 56 | 30 | 30 | D3 | 54 | | 40 | 45 | 43 | 31 | 36 | 30 | 30 | 52 | 41 | 59 | 59 | 4D | 4D | 58 | 58 | 58 | 58 | | 50 | 58 | 00 | C0 | C0 | C1 | 00 | 00 | 7B | 00 | 02 | 18 | F6 | F0 | 40 | 06 | D0 | | 60 | 07 | 19 | 05' | 10 | 27 | 9C | 31 | 20 | 4E | C0 | 5D | 32 | 3C | 0A | 1E | A4 | | 70 | F6 | 00 | 00 | 00 | 10 | 0A | 02 | 0D | 61 | 86 | 01 | C4 | 04 | 87 | 04 | 01 | | 80 | 05 | 78 | 00 | 0A | 00 | 90 | 33 | 01 | 82 | 0D | B8 | B8 | 82 | C4 | 04 | 87 | | 90 | 04 | 01 | 05 | 78 | 00 | 32 | 00 | B8 | 0B | 00 | 00 | 00 | 00 | 00 | 00 | 00 | | A0 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | | В0 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | | C0 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | | D0 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | | E0 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | | F0 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | 00 | # For more information on these products consult: tech.support@psbel.com NUCLEAR AND MEDICAL APPLICATIONS - Products are not designed or intended for use as critical components in life support systems, equipment used in hazardous environments, or nuclear control systems. **TECHNICAL REVISIONS** - The appearance of products, including safety agency certifications pictured on labels, may change depending on the date manufactured. Specifications are subject to change without notice.