1300 W, 48 VDC Output The PFE1300-48-054NA is a 1300 Watt AC to DC power-factor-corrected (PFC) power supply that converts standard AC mains power into a main output of 48 VDC for powering intermediate bus architectures (IBA) in high performance and reliability servers, routers, and network switches. The PFE1300-48-054NA meets international safety standards and displays the CE-Mark for the European Low Voltage Directive (LVD). ## **Key Features & Benefits** - Best-in-class, "Platinum" efficiency - Wide input voltage range: 90-264 VAC - High Power Density design: 30.25 W/in<sup>3</sup> - Small form factor: 321.5 x 54.5 x 40 mm (12.66 x 2.14 x 1.57 in) - AC input with power factor correction - Always-On 16.5 W programmable standby output (3.3/5 V) - Hot-plug capable - Parallel operation with active digital current sharing - I<sup>2</sup>C communication interface for control, programming and monitoring with Power Management Bus protocol - Over temperature, output over voltage and over current protection - 256 Bytes of EEPROM for user information - 2 Status LEDs: AC OK and DC OK with fault signaling ## **Applications** - High Performance Servers - Routers - Switches ## 1 ORDERING INFORMATION | PFE | 1300 | | 48 | | 054 | N | Α | |-------------------------------|-----------------------|------|-------------------|------|-----------------------|----------------------|----------------| | Product Family PFE Front-Ends | Power Level<br>1300 W | Dash | V1 Output<br>48 V | Dash | <b>Width</b><br>54 mm | Airflow<br>N: Normal | Input<br>A: AC | <sup>\*</sup>PFE1300-48-054NAS407 has black front panel with white text ## **2 OVERVIEW** The PFE1300-48-054NA AC/DC power supply is combination of analog and DSP control, highly efficient front-end power supply. It incorporates resonance-soft-switching technology to reduce component stresses, providing increased system reliability and very high efficiency. With a wide input operational voltage range and minimal linear derating of output power with input voltage and temperature, the PFE1300-48-054NA maximizes power availability in demanding server, network, and other high availability applications. The supply is fan cooled and ideally suited for integration with a matching airflow paths. The PFC stage guarantee best efficiency and unity power factor over a wide operating range. The DC/DC stage uses soft switching resonant techniques in conjunction with synchronous rectification. An active OR-ing device on the output ensures no reverse load current and renders the supply ideally suited for operation in redundant power systems. The always-on standby output, with selectable voltage level (3.3/5.0 Volts), provides power to external power distribution and management controllers. It is protected with an active OR-ing device for maximum reliability. Status information is provided with front-panel LEDs. In addition, the power supply can be controlled and the fan speed set via the I<sup>2</sup>C bus. The I<sup>2</sup>C bus allows full monitoring of the supply, including input and output voltage, current, power, and inside temperatures. Cooling is managed by a fan controlled by the DSP controller. The fan speed is adjusted automatically depending on the actual power demand and supply temperature and can be overridden through the I<sup>2</sup>C bus. Figure 1. PFE1300-48-054NA Block Diagram ## **3 ABSOLUTE MAXIMUM RATINGS** Stresses in excess of the absolute maximum ratings may cause performance degradation, adversely affect long-term reliability, and cause permanent damage to the supply. | PARAMI | ETER | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |--------|---------------|-------------------------|-----|-----|-----|------| | Vi max | Maximum Input | Continuous | | | 264 | VAC | ### **4 INPUT** General Condition: $T_A = 0...45$ °C unless otherwise noted. | PARAM | ETER | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |--------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------------|-----|-----------| | V <sub>i nom</sub> | Nominal Input Voltage | | 100 | 230 | 240 | VAC | | $V_i$ | Input Voltage Ranges | Normal operating ( $V_{i min}$ to $V_{i max}$ ) | 90 | | 264 | VAC | | | Derated Input Voltage Range | For North America Application: Derated output (1286 to 1032 W) (see Figure 7A and Figure 26A) | 00 | | 145 | V/4-0 | | V <sub>i red</sub> | | For Europe Application Power must be limited to:<br>Power Limit (1286 to 893 W)<br>(see Figure 7B and Figure 26B) | 90 | | | VAC | | I <sub>i max</sub> | Max Input Current | Vin =110 VAC / 60 Hz, Full Load | | | 12 | $A_{rms}$ | | lip | Inrush Current Limitation | $V_{i min}$ to $V_{i max}$ , $T_{NTC} = 25^{\circ}C$ (Figure 4) | | | 50 | $A_p$ | | $F_i$ | Input Frequency | | 47 | 50/60 | 64 | Hz | | PF | Power Factor | $V_{inom}$ , 50 Hz, > 0.2 $I_{1nom}$ | | 0.95 | | W/VA | | $V_{i\ on}$ | Turn-on Input Voltage1) | Ramping up | 85 | | 90 | VAC | | V <sub>i off</sub> | Turn-off Input Voltage <sup>1)</sup> | Ramping down | 75 | | 83 | VAC | | η | Efficiency without Fan | $V_{\text{1 nom}}$ , 0.1· $k_{\text{nom}}$ , $V_{\text{x nom}}$ , $V_{\text{x nom}}$ , $T_{\text{A}} = 25^{\circ}\text{C}$ $V_{\text{1 nom}}$ , 0.2· $k_{\text{nom}}$ , $V_{\text{x nom}}$ , $T_{\text{A}} = 25^{\circ}\text{C}$ $V_{\text{1 nom}}$ , 0.5· $k_{\text{nom}}$ , $V_{\text{x nom}}$ , $T_{\text{A}} = 25^{\circ}\text{C}$ $V_{\text{1 nom}}$ , $k_{\text{nom}}$ , $V_{\text{x nom}}$ , $T_{\text{A}} = 25^{\circ}\text{C}$ | | 87.0<br>92.0<br>94.5<br>94.0 | | % | | Thold | Hold-up Time | After last AC zero point, $V_1 > 42$ V, V <sub>SB</sub> within regulation, $V_1 = 230$ VAC, $P_{x \text{ nom}}$ | 10 | | | mS | <sup>1)</sup> The Front-End is provided with a minimum hysteresis of 3 V during turn-on and turn-off within the ranges. ## **4.1 INPUT FUSE** Quick-acting 16 A input fuses (5 x 20 mm) in series with L line inside the power supply protect against severe defects. The fuses are not accessible from the outside and are therefore not serviceable parts. ## **4.2 INRUSH CURRENT** The AC-DC power supply exhibits an X-capacitance of only 3.2 μF, resulting in a low and short peak current, when the supply is connected to the mains. The internal bulk capacitor will be charged through an NTC which will limit the inrush current. NOTE: Do not repeat plug-in / out operations within a short time, or else the internal in-rush current limiting device (NTC) may not sufficiently cool down and excessive inrush current or component failure(s) may result. ## **4.3 INPUT UNDER-VOLTAGE** If the sinusoidal input voltage stays below the input under voltage lockout threshold Vi on, the supply will be inhibited. Once the input voltage returns within the normal operating range, the supply will return to normal operation again. ## 4.4 POWER FACTOR CORRECTION Power factor correction (PFC) is achieved by controlling the input current waveform synchronously with the input voltage. An analog controller is implemented giving outstanding PFC results over a wide input voltage and load ranges. The input current will follow the shape of the input voltage. #### 4.5 EFFICIENCY High efficiency (see Figure 2) is achieved by using state-of-the-art silicon power devices in conjunction with soft-transition topologies minimizing switching losses. Synchronous rectifiers on the output reduce the losses in the high current output path. The speed of the fan is digitally controlled to keep all components at an optimal operating temperature regardless of the ambient temperature and load conditions. Figure 2. Efficiency vs. Load Current Figure 3. Power Factor vs. Load Current Figure 4. Inrush Current, Vin = 230 VAC, 90° CH4: Vin (200 V/div), CH3: Iin (20 A/div) ## **5 OUTPUT** General Condition: $T_a = 0 \dots +45$ °C unless otherwise noted. | PARAME | TER | DESCRIPTION / CONDI | TION | MIN | NOM | MAX | UNIT | |------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------------|----------------------------------------|------------------------------------------------------------------------------------| | Main Out | tput V₁ | | | | | | | | V <sub>1 nom</sub> | Nominal Output Voltage | | | | 48.0 | | VDC | | V <sub>1 set</sub> | Output Setpoint Accuracy | $0.5 \cdot h_{\text{nom}}, T_{\text{amb}} = 25 ^{\circ}\text{C}$ | | -0.5 | | +0.5 | % V <sub>1 nom</sub> | | dV <sub>1 tot</sub> | Total Regulation | Vi min to Vi max, 0 to 100% / | 1 nom, $T_{a min}$ to $T_{a max}$ | -1 | | +1 | % V <sub>1 nom</sub> | | P <sub>1 nom</sub> | Nominal Output Power | V₁ = 48 VDC | | | 1286 | | W | | I <sub>1 nom</sub> | Nominal Output Current | V <sub>1</sub> = 48 VDC | | | 26.8 | | ADC | | V <sub>1 pp</sub> | Output Ripple Voltage | V <sub>1 nom</sub> , I <sub>1 nom</sub> , 20 MHz BW | (See Section 5.1) | | | 600 | mVpp | | dV <sub>1 Load</sub> | Load Regulation | $V_i = V_{i \text{ nom}}, 0 - 100 \% h_{i \text{ nom}}$ | n | | 480 | | mV | | dV <sub>1 Line</sub> | Line Regulation | $V_i = V_{i \text{min}} V_{i \text{max}}$ | | | 480 | | mV | | | | $V_i > 140 \text{ VAC}, \ T_a < 45^{\circ}\text{C}$ | | 28 | | 29.5 | ADC | | | Current Limitation | 140 VAC > 1/1 > 90 VAC, | <i>T</i> a < 45°C | | | | | | I <sub>1 max</sub> | PFE1300-48-054NA | For North America Applic | cation (see Figure 7A) | | | | | | | | For Europe Application (s | see Figure 7B) | | | | | | dl <sub>share</sub> | Current Sharing | Deviation from I <sub>1 tot</sub> / N, I <sub>1</sub> | > 10% | -3 | | +3 | Α | | dV <sub>dyn</sub> | Dynamic Load Regulation | $\Delta h = 50\% h_{\text{nom}}, h = 5 - 1$<br>$dh/dt = 1A/\mu s, \text{ recovery } s$ | · · · · · · · · · · · · · · · · · · · | -2.4 | | 2.4 | ٧ | | T <sub>rec</sub> | Recovery Time | $\Delta h = 50\% h_{\text{nom}}, h = 5 - 1$<br>$dh/dt = 1A/\mu s, \text{ recovery } s$ | 00% / <sub>1 nom</sub> , 50 Hz -1 kHz | | | 20 | mS | | tac v1 | Start-up Time from AC | V <sub>1</sub> = 43.2 VDC | | | | 2 | sec | | t <sub>V1 rise</sub> | Rise Time | $V_1 = 1090\% V_{1 \text{ nom}}$ | | | 10 | 200 | mS | | $C_{Load}$ | Capacitive Loading | $T_a = 25$ °C, CR mode | | | | 10000 | μF | | Standby | Output V <sub>SB</sub> | | | | | | | | V <sub>SB nom</sub> | | | | | | | | | V SB HOITI | Nominal Output Voltage | | VSB_SEL = 1 | | 3.3 | | VDC | | | | 0.5 · k <sub>SB nom</sub> , T <sub>amb</sub> = 25°C | VSB_SEL = 1<br>VSB_SEL = 0 | | 3.3<br>5.0 | | VDC<br>VDC | | V <sub>SB</sub> nom | Nominal Output Voltage Output Setpoint Accuracy | 0.5 · k <sub>B nom</sub> , $T_{amb} = 25^{\circ}C$ | _ | -0.5 | | +0.5 | | | | | 0.5 $\cdot$ $k_{SB nom}$ , $T_{amb} = 25^{\circ}C$<br>$V_{i min}$ to $V_{i max}$ , 0 to 100% | VSB_SEL = 0<br>VSB_SEL = 0 / 1 | -0.5<br>-3 | | +0.5 | VDC | | V <sub>SB set</sub> | Output Setpoint Accuracy Total Regulation | · | VSB_SEL = 0<br>VSB_SEL = 0 / 1<br>$k_{\text{B nom}}$ , $T_{\text{a min}}$ to $T_{\text{a max}}$ | | | | VDC<br>% V <sub>1nom</sub> | | V <sub>SB set</sub> | Output Setpoint Accuracy | V <sub>min</sub> to V <sub>max</sub> , 0 to 100% | VSB_SEL = 0 VSB_SEL = 0 / 1 $k_{\text{SB nom}}$ , $T_{\text{a min}}$ to $T_{\text{a max}}$ | | 5.0 | | VDC<br>% V <sub>1nom</sub><br>% V <sub>SBnom</sub> | | VSB set dVSB tot PSB nom | Output Setpoint Accuracy Total Regulation Nominal Output Power | $V_{min}$ to $V_{max}$ , 0 to 100% $V_{SB} = 3.3$ VDC , normal a | VSB_SEL = 0 VSB_SEL = 0 / 1 $k_{\text{SB nom}}$ , $T_{\text{a min}}$ to $T_{\text{a max}}$ irflow | | 5.0 | | VDC<br>% V <sub>Inom</sub><br>% V <sub>SBnom</sub><br>W | | V <sub>SB set</sub> | Output Setpoint Accuracy Total Regulation | $V_{min}$ to $V_{max}$ , 0 to 100% $V_{SB} = 3.3$ VDC, normal at $V_{SB} = 5.0$ VDC, normal at | VSB_SEL = 0 VSB_SEL = 0 / 1 $k_{\text{B nom}}$ , $T_{\text{a min}}$ to $T_{\text{a max}}$ irflow rflow | | 5.0<br>16.5<br>16.5 | | VDC % V <sub>1nom</sub> % V <sub>SBnom</sub> W | | VSB set dVSB tot PSB nom | Output Setpoint Accuracy Total Regulation Nominal Output Power | $V_{\text{min}}$ to $V_{\text{max}}$ , 0 to 100%<br>$V_{\text{SB}} = 3.3 \text{ VDC}$ , normal at $V_{\text{SB}} = 5.0 \text{ VDC}$ , normal at $V_{\text{SB}} = 3.3 \text{ VDC}$ , normal at | VSB_SEL = 0 VSB_SEL = 0 / 1 \( \mathcal{t}_{SB nom}, \ T_{a min} \t to \ T_{a max} \) irflow rflow rflow rflow | | 5.0<br>16.5<br>16.5<br>5 | | VDC % V/snom % VSBnom W W ADC | | VSB set dVsB tot PSB nom | Output Setpoint Accuracy Total Regulation Nominal Output Power Nominal Output Current | $V_{min}$ to $V_{max}$ , 0 to 100% $V_{SB} = 3.3$ VDC , normal at $V_{SB} = 5.0$ VDC, normal at $V_{SB} = 3.3$ VDC, normal at $V_{SB} = 5.0$ | VSB_SEL = 0 VSB_SEL = 0 / 1 \( \lambda_{\text{B nom}}, \ T_{\text{a min}} \text{ to } T_{\text{a max}} \) irflow rflow rflow W (See Section 5.1) VSB_SEL = 1 | | 5.0<br>16.5<br>16.5<br>5<br>3.3 | +3 | VDC % V/nom % V <sub>SBnom</sub> W W ADC ADC | | VSB set dVSB tot PSB nom ISB nom VSB pp | Output Setpoint Accuracy Total Regulation Nominal Output Power Nominal Output Current Output Ripple Voltage | $V_{min}$ to $V_{max}$ , 0 to 100% $V_{SB} = 3.3$ VDC, normal at $V_{SB} = 5.0$ VDC, normal ati $V_{SB} = 3.3$ VDC, normal ati $V_{SB} = 5.0$ VDC, normal ati $V_{SB} = 5.0$ VDC, normal ati $V_{SB} = 5.0$ VDC, normal ati $V_{SB} = 5.0$ VDC, sommal a | VSB_SEL = 0 VSB_SEL = 0 / 1 ks nom, Tamin to Tamax irflow rflow rflow rflow VSB_SEL = 1 VSB_SEL = 0 | -3 | 16.5<br>16.5<br>5<br>3.3 | +3 | VDC % V/nom % V/sBnom W W ADC ADC mVpp | | VSB set dVSB tot PSB nom ISB nom VSB pp | Output Setpoint Accuracy Total Regulation Nominal Output Power Nominal Output Current Output Ripple Voltage | $V_{\rm min}$ to $V_{\rm max}$ , 0 to 100% $V_{\rm SB} = 3.3$ VDC , normal at $V_{\rm SB} = 5.0$ VDC, normal at $V_{\rm SB} = 3.3$ VDC, normal at $V_{\rm SB} = 5.0$ | VSB_SEL = 0 VSB_SEL = 0 / 1 SB_nom, Tamin to Tamax irflow rflow rflow V(See Section 5.1) VSB_SEL = 1 VSB_SEL = 0 flow | -3<br>5.25 | 5.0<br>16.5<br>16.5<br>5<br>3.3 | +3<br>100<br>6 | VDC % V/nom % V/sBnom W W ADC ADC mVpp mV ADC | | VSB set dVSB tot PSB nom ISB nom VSB pp dVSB | Output Setpoint Accuracy Total Regulation Nominal Output Power Nominal Output Current Output Ripple Voltage Droop Current Limitation | $V_{min}$ to $V_{max}$ , 0 to 100% $V_{SB} = 3.3$ VDC, normal at $V_{SB} = 5.0$ VDC, normal ati a | VSB_SEL = 0 VSB_SEL = 0 / 1 As nom, Tamin to Tamax irflow rflow rflow VSB_SEL = 1 VSB_SEL = 0 flow flow flow | -3<br>5.25<br>3.45 | 5.0<br>16.5<br>16.5<br>5<br>3.3 | +3<br>100<br>6<br>4.3 | VDC % V/1nom % V/SBnom W W ADC ADC mVpp mV ADC ADC | | VSB set dVSB tot PSB nom ISB nom VSB pp dVSB ISB max dVSBdyn | Output Setpoint Accuracy Total Regulation Nominal Output Power Nominal Output Current Output Ripple Voltage Droop Current Limitation Dynamic Load Regulation | $V_{min}$ to $V_{max}$ , 0 to 100% $V_{SB} = 3.3$ VDC , normal at $V_{SB} = 5.0$ VDC, normal ati $V_{SB} = 5.0$ VDC, normal ati $V_{SB} = 5.0$ VDC, normal ati $V_{SB} = 5.0$ VDC, normal ati $V_{SB} = 5.0$ VDC, normal ati $V_{SB} = 5.0$ % $V_{SB} = 5.0$ VDC, normal ati $V_{SB} = 5.0$ % $V_{SB} = 5.0$ Normal ati $V_{SB} = 5.0$ Normal ati $V_{SB} = 5.0$ % $V_{SB} = 5.0$ | VSB_SEL = 0 VSB_SEL = 0 / 1 SB nom, Ta min to Ta max irflow rflow rflow VSB_SEL = 1 VSB_SEL = 1 VSB_SEL = 0 flow | -3<br>5.25 | 5.0<br>16.5<br>16.5<br>5<br>3.3 | +3<br>100<br>6<br>4.3<br>5 | VDC % V/snom % V/snom W W ADC ADC mVpp mV ADC ADC ADC WVpp | | VSB set dVSB tot PSB nom ISB nom VSB pp dVSB ISB max dVSBdyn Trec | Output Setpoint Accuracy Total Regulation Nominal Output Power Nominal Output Current Output Ripple Voltage Droop Current Limitation Dynamic Load Regulation Recovery Time | $V_{\rm min}$ to $V_{\rm max}$ , 0 to 100% $V_{\rm SB}=3.3$ VDC , normal at $V_{\rm SB}=5.0$ VDC, normal at $V_{\rm SB}=3.3$ VDC, normal at $V_{\rm SB}=5.0$ VDC, normal at $V_{\rm SB}=5.0$ VDC, normal at $V_{\rm SB}=5.0$ VDC, normal at $V_{\rm SB}=5.0$ VB $V_{\rm SB}=5.0$ VB $V_{\rm SB}=5.0$ VB $V_{\rm SB}=5.0$ VB $V_{\rm SB}=5.0$ VBB $ | VSB_SEL = 0 VSB_SEL = 0 / 1 SB nom, Ta min to Ta max irflow rflow rflow VSB_SEL = 1 VSB_SEL = 1 VSB_SEL = 0 flow | -3<br>5.25<br>3.45 | 5.0<br>16.5<br>16.5<br>5<br>3.3 | +3<br>100<br>6<br>4.3<br>5<br>250 | VDC % V/1nom % V/SBnom W W ADC ADC mVpp mV ADC ADC W/Pp MV ADC ADC ADC ADC ADC ADC | | VSB set dVSB tot PSB nom ISB nom VSB pp dVSB ISB max dVSBdyn Trec tAC VSB | Output Setpoint Accuracy Total Regulation Nominal Output Power Nominal Output Current Output Ripple Voltage Droop Current Limitation Dynamic Load Regulation Recovery Time Start-up Time from AC | $V_{\text{min}}$ to $V_{\text{max}}$ , 0 to 100% $V_{\text{SB}} = 3.3$ VDC , normal at $V_{\text{SB}} = 5.0$ VDC, normal ati VBB_SEL = 1, normal ati $V_{\text{SB}} = 5.0$ VBB_SEL = 0, $ | VSB_SEL = 0 VSB_SEL = 0 / 1 \( \lambda_{\text{B nom}}, \ta_{\text{a min}} \text{ to } \ta_{\text{a max}} \) irflow rflow rflow V(See Section 5.1) VSB_SEL = 1 VSB_SEL = 0 flow flow 100% \( \lambda_{\text{B nom}}, \text{ nom} \) ry within 2% of \( \lambda_{\text{sb nom}} \) | -3<br>5.25<br>3.45 | 5.0<br>16.5<br>16.5<br>5<br>3.3<br>40<br>26.4 | +3<br>100<br>6<br>4.3<br>5<br>250<br>2 | VDC % V/nom % V/sBnom W W ADC ADC mVpp mV ADC ADC ADC y V/sBnom µs sec | | VSB set dVSB tot PSB nom ISB nom VSB pp dVSB ISB max dVSBdyn Trec | Output Setpoint Accuracy Total Regulation Nominal Output Power Nominal Output Current Output Ripple Voltage Droop Current Limitation Dynamic Load Regulation Recovery Time | $V_{\rm min}$ to $V_{\rm max}$ , 0 to 100% $V_{\rm SB}=3.3$ VDC , normal at $V_{\rm SB}=5.0$ VDC, normal at $V_{\rm SB}=3.3$ VDC, normal at $V_{\rm SB}=5.0$ VDC, normal at $V_{\rm SB}=5.0$ VDC, normal at $V_{\rm SB}=5.0$ VDC, normal at $V_{\rm SB}=5.0$ VB $V_{\rm SB}=5.0$ VB $V_{\rm SB}=5.0$ VB $V_{\rm SB}=5.0$ VB $V_{\rm SB}=5.0$ VBB $ | VSB_SEL = 0 VSB_SEL = 0 / 1 \( \lambda_{\text{B nom}}, \ta_{\text{a min}} \text{ to } \ta_{\text{a max}} \) irflow rflow rflow V(See Section 5.1) VSB_SEL = 1 VSB_SEL = 0 flow flow 100% \( \lambda_{\text{B nom}}, \text{ nom} \) ry within 2% of \( \lambda_{\text{sb nom}} \) | -3<br>5.25<br>3.45 | 5.0<br>16.5<br>16.5<br>5<br>3.3 | +3<br>100<br>6<br>4.3<br>5<br>250 | VDC % V/1nom % V/SBnom W W ADC ADC mVpp mV ADC ADC WVpp MV ADC ADC ADC ADC ADC | **Asia-Pacific** +86 755 298 85888 **Europe, Middle East** +353 61 49 8941 North America +1 866 513 2839 © 2023 Bel Fuse Inc. BCD.00618\_E ## **5.1 OUTPUT VOLTAGE RIPPLE** Internal capacitance at the 48 V output (behind the OR-ing circuitry) is minimized to prevent disturbances during hot plug. In order to provide low output ripple voltage in the application, external capacitors should be added close to the power supply output. The setup of *Figure 5* has been used to evaluate suitable capacitor types. The capacitor combinations of Table 1 and Table 2 should be used to reduce the output ripple voltage. The ripple voltage is measured with 20 MHz BWL, close to the external capacitors. Figure 5. Output Ripple Test Setup **NOTE:** Care must be taken when using ceramic capacitors with a total capacitance of 1 $\mu$ F to 50 $\mu$ F on output V<sub>1</sub>, due to their high quality factor the output ripple voltage may be increased in certain frequency ranges due to resonance effects. | External capacitor V1 | dV1max | Unit | |-----------------------------------------------------------------------------------|--------|------| | 1 Pc 10 μF / 63 V Electrolytic Capacitor<br>1 pc 0.1 uF / 100 V ceramic capacitor | 550 | mVpp | | 1 Pc 82 $\mu$ F / 63 V / Conductive Polyer/ø10 x 12.5 mm | 400 | mVpp | Table 1. Suitable Capacitors for V1 | External capacitor VSB | dV1max | Unit | |----------------------------------------------------|--------|------| | 1 Pc 10 μF / 25 V MLCC<br>1 pc 0.1 μF / 25 V MLCC | 80 | mVpp | | 2 Pcs 10 µF / 25 V MLCC<br>1 pc 0.1 uF / 25 V MLCC | 40 | mVpp | Table 2. Suitable capacitors for VSB The output ripple voltage on $V_{SB}$ is influenced by the main output $V_1$ . Evaluating $V_{SB}$ output ripple must be done when maximum load is applied to $V_1$ . ## **6 PROTECTION** | PARAME | TER | DESCRIPTION / CONDITION | MIN | МОМ | MAX | UNIT | |--------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------------------| | F | Input Fuses L | Not user accessible, quick-acting (F) | | 16 | | Α | | V <sub>1 OV</sub> | OV Threshold V <sub>1</sub> | | 57 | | 59.5 | VDC | | t <sub>OV V1</sub> | OV Latch Off Time $V_1$ | | | | 1 | ms | | <b>V</b> SB OV | OV Threshold V <sub>SB</sub> | | 110 | | 120 | % V <sub>SB</sub> | | tov vsb | OV Latch Off Time V <sub>SB</sub> | | | | 1 | ms | | <b>√</b> 1 lim | Current Limit 1/1<br>PFE1300-48-054NA | Vi > 145 VAC, Ta < 45°C<br>145 VAC > Vi > 90 VAC, Ta < 45°C<br>For North America Application (see Figure 7A)<br>For Europe Application (see Figure 7B) | 28 | | 29.5 | ADC | | <b>1</b> ∕1 SC | Max Short Circuit Current V1 | V₁ < 3 V | | | 50 | Α | | t√1 sc | Short Circuit Regulation Time | $V_1 < 3$ V, time until $k_1$ is limited to $< k_1$ sc | | | 2 | ms | | t√1 SC off | Short Circuit Latch Off Time | Time to latch off when in short circuit | | | 200 | ms | | T <sub>SD</sub> | Over Temperature On Heat Sinks | Automatic shut-down | 100 | | 115 | °C | ## **6.1 OVERVOLTAGE PROTECTION** The PFE front-ends provide a fixed threshold overvoltage (OV) protection implemented with a HW comparator. Once an OV condition has been triggered, the supply will shut down and latch the fault condition. The latch can be unlocked by disconnecting the supply from the AC mains or by toggling the PSON\_L input. #### **6.2 VSB UNDERVOLTAGE DETECTION** Both main and standby outputs are monitored. LED and PWOK\_H pin signal status change if the output voltage exceeds ±5% of its nominal voltage. Output undervoltage protection is provided on the standby output only. When \(\lambda\_{\section}\) falls below 75\(\section\) of its nominal voltage, the main output $V_1$ is inhibited. ## **6.3 CURRENT LIMITATION** #### **6.3.1 MAIN OUTPUT** When main output runs in current limitation mode its output will turn OFF below 2V but will retry to recover every 1s interval. If current limitation mode is still present after the unit retry, output will continuously perform this routine until current is below the current limitation point. The supply will go through soft start every time it retry from current limitation mode. Figure 6. Current Limitation on $V_1$ ( $V_i = 230 \text{ VAC}$ ) The main output current limitation will decrease if the ambient (inlet) temperature increases above 45°C or if the AC input voltage is too low (see Figure 7A or B). Note that the actual current limitation on V1 will begin at a current level approximately 75 W higher than what is shown in Figure 7A or B. (See also Chapter 9 Temperature and Fan Control for additional information. For European application, derating curve is different from North American application in low line condition as input current limitation for AC input connector is different.) Figure 7. Current on V1 vs. Vin and Ta for PFE1300-48-054NA (Refer to Safety Installation Instruction for details) Asia-Pacific +86 755 298 85888 Europe, Middle East +353 61 49 8941 **North America** +1 866 513 2839 ## **6.3.2 STANDBY OUTPUT** The standby output exhibits a substantially rectangular output characteristic down to 0 V (no hiccup mode / latch off). If it runs in current limitation and its output voltage drops below the UV threshold, then the main output will be inhibited (standby remains on). The current limitation of the standby output is independent of the AC input voltage. Figure 8. Current Limitation on V<sub>SB</sub> Figure 9. Temperature Derating on Vs ## **7 MONITORING** | PARAMI | ETER | DESCRIPTION / CONDITION | MIN NOI | M MAX | UNIT | |---------------------|-------------------------------------|-----------------------------------------|---------|-------|------| | V <sub>i mon</sub> | Input RMS Voltage | $V_{i \min} \leq V_{i} \leq V_{i \max}$ | -2.5 | +2.5 | % | | √ mon | Input RMS Current | h > 4 Arms | -5 | 5 | % | | /i mon | input nivio current | l₁ ≤ 4 A <sub>rms</sub> | -0.3 | +0.3 | Arms | | D | P <sub>i mon</sub> True Input Power | $Po > 260 \text{ W}, V_i = V_{i nom}$ | -7 | +7 | % | | <b>r</b> i mon | | 130 W < Po ≤ 260 W, $V_i = V_{inom}$ | -25 | +25 | % | | V₁ mon | V₁ Voltage | | -2 | +2 | % | | , | V₁ Current | I1 >10 A | -2 | +2 | % | | A mon | V1 Gurrent | I1 ≤ 10 A | -0.3 | +0.3 | Α | | D | Total Output Dower | <i>Po</i> > 260 W | -5 | +5 | % | | P <sub>o mon</sub> | Total Output Power | <i>Po</i> ≤ 260 W | -13 | +13 | W | | V <sub>SB mon</sub> | Standby Voltage | | -0.1 | +0.1 | V | | / <sub>SB mon</sub> | Standby Current | ISB ≤ ISB nom | -0.2 | +0.2 | Α | ## **8 SIGNALING AND CONTROL** #### **8.1 ELECTRICAL CHARACTERISTICS** | | | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |------------------------------|-----------------------------------------------|-----------------------------------|------|------|-----|------| | PSKILL_H / PSON_L | . / VSB_SEL / HOTSTANDBYEN_H Inputs | | | | | | | V <sub>IL</sub> I | nput Low Level Voltage | | -0.2 | | 0.8 | V | | Ин II | nput High Level Voltage | | 2.4 | | 3.5 | V | | ∕ı∟, H | Maximum Input Sink or Source Current | | 0 | | 1 | mA | | R <sub>puPSKILL_H</sub> I | nternal Pull Up Resistor on PSKILL_H | | | 10 | | kΩ | | R <sub>puPSON_L</sub> I | nternal Pull Up Resistor on PSON_L | | | 10 | | kΩ | | RpuVSB_SEL I | nternal Pull Up Resistor on VSB_SEL | | | 10 | | kΩ | | | nternal Pull Up Resistor on<br>HOTSTANDBYEN_H | | | 10 | | kΩ | | $R_{\text{LOW}}$ F | Resistance Pin to SGND for Low Level | | 0 | | 1 | kΩ | | <i>R</i> <sub>HIGH</sub> F | Resistance Pin to SGND for High Level | | 50 | | | kΩ | | PWOK_H Output | | | | | | | | VoL ( | Output Low Level Voltage | $I_{\text{sink}} < 4 \text{ mA}$ | 0 | | 0.4 | V | | V <sub>OH</sub> | Output High Level Voltage | $I_{\rm source} < 0.5 \text{ mA}$ | 2.6 | | 3.5 | V | | R <sub>puPWOK_H</sub> I | nternal Pull Up Resistor on PWOK_H | | | 1 | | kΩ | | ACOK_H Output | | | | | | | | V₀L ( | Output Low Level Voltage | I <sub>sink</sub> < 2 mA | 0 | | 0.4 | V | | V <sub>OH</sub> | Output High Level Voltage | $I_{\rm source} < 50 \ \mu A$ | 2.6 | | 3.5 | V | | R <sub>puACOK_H</sub> I | nternal Pull Up Resistor on ACOK_H | | | 10 | | kΩ | | SMB_ALERT_L Outp | out | | | | | | | V <sub>ext</sub> № | Maximum External Pull Up Voltage | | | | 12 | V | | V <sub>OL</sub> | Output Low Level Voltage | / <sub>source</sub> < 4 mA | 0 | | 0.4 | V | | Љн N | Maximum High Level Leakage Current | | | | 10 | μΑ | | R <sub>puSMB_ALERT_L</sub> I | nternal Pull Up Resistor on SMB_ALERT_L | | | None | | kΩ | ## **8.2 INTERFACING WITH SIGNALS** All signal pins have protection diodes implemented to protect internal circuits. When the power supply is not powered, the protection devices start clamping at signal pin voltages exceeding $\pm 0.5$ V. Therefore all input signals should be driven only by an open collector/drain to prevent back feeding inputs when the power supply is switched off. If interconnecting of signal pins of several power supplies is required, then this should be done by decoupling with small signal schottky diodes as shown in examples in Figure 10 (except for SMB\_ALERT\_L, ISHARE and I<sup>2</sup>C pins). This will ensure the pin voltage is not affected by an unpowered power supply. SMB\_ALERT\_L pins can be interconnected without decoupling diodes, since these pins have no internal pull up resistor and use a 15 V zener diode as protection device against positive voltage on pins. ISHARE pins must be interconnected without any additional components. This in-/output is disconnected from internal circuits when the power supply is switched off. Figure 10. Interconnection of Signal Pins Asia-Pacific Europe, Middle East North America +86 755 298 85888 +353 61 49 8941 +1 866 513 2839 ## 8.3 FRONT LEDs The front-end has 2 front LEDs showing the status of the supply. LED number one is green and indicates AC power is on or off, while LED number two is bi-colored: green and yellow, and indicates DC power presence or fault situations. For the status of the LEDs see *Table 3* lists the different LED status. | OPERATING CONDITION | LED SIGNALING | |----------------------------------------------------|-----------------------------| | AC LED | | | AC Line within range | Solid Green | | AC Line UV condition | Off | | DC LED 1) | | | PSON_L High | Blinking Yellow (1:1) | | Hot-Standby Mode | Blinking Yellow/Green (1:2) | | $V_1$ or $V_{SB}$ out of regulation | | | Over temperature shutdown | | | Output over voltage shutdown ( $V_1$ or $V_{SB}$ ) | Solid Yellow | | Output over current shutdown ( $V_1$ or $V_{SB}$ ) | | | Fan error (> 15%) | | | Over temperature warning | Blinking Yellow/Green (2:1) | | Minor fan regulation error (> 5%, < 15%) | Blinking Yellow/Green (1:1) | <sup>1)</sup> The order of the criteria in the table corresponds to the testing precedence in the controller. Table 3. LED Status ## 8.4 PRESENT\_L This signaling pin is recessed within the connector and will contact only once all other connector contacts are closed. This active-low pin is used to indicate to a power distribution unit controller that a supply is plugged in. The maximum current on PRESENT\_L pin should not exceed 10 mA. Figure 11. PRESENT\_L Signal Pin ## 8.5 PSKILL H INPUT The PSKILL\_H input is active-high and is located on a recessed pin on the connector and is used to disconnect the main output as soon as the power supply is being plugged out. This pin should be connected to SGND in the power distribution unit. The standby output will remain on regardless of the PSKILL\_H input state. ## 8.6 AC TURN-ON / DROP-OUTS / ACOK\_H The power supply will automatically turn-on when connected to the AC line under the condition that the PSON\_L signal is pulled low and the AC line is within range. The ACOK\_H signal is active-high. The timing diagram is shown in Figure 12 and referenced in *Table 4*. | OPERATII | NG CONDITION | MIN | MAX | UNIT | |-------------------------|---------------------------------------|-----|------|------| | <i>t</i> AC VSB | AC Line to 90% V/SB | | 2 | sec | | t <sub>AC V1</sub> | AC Line to 90% V <sub>1</sub> | | 2 | sec | | tACOK_H on1 | ACOK_H signal on delay (start-up) | | 500 | ms | | tACOK_H on2 | ACOK_H signal on delay (dips) | | 100 | ms | | tACOK_H off | ACOK_H signal off delay | | 5 | ms | | t√SB V1 del | $V_{SB}$ to $V_1$ delay | 10 | 500 | ms | | t√1 holdup | Effective $V_1$ holdup time | 10 | | ms | | t/SB holdup | Effective V <sub>SB</sub> holdup time | 20 | | ms | | t <sub>ACOK_H V1</sub> | ACOK_H to V₁ holdup | 7 | | ms | | t <sub>ACOK_H</sub> vsb | ACOK_H to V <sub>SB</sub> holdup | 15 | | ms | | t√1 off | Minimum $V_1$ off time | | 2000 | ms | | t√SB off | Minimum V <sub>SB</sub> off time | | 2000 | ms | Table 4. AC Turn-on / Dip Timing Figure 13. AC Short Dips (below 50 ms) Figure 14. AC Long Dips (above 50 ms) ## 8.7 PSON\_L INPUT The PSON\_L is an internally pulled-up (3.3 V) input signal to enable/disable the main output $V_1$ of the front-end. This active-low pin is also used to clear any latched fault condition. The timing diagram is given in Figure 15 and the parameters in *Table 5*. | OPERATING CONDITION | | MIN | MAX | UNIT | |---------------------------------------|-----------------------------|-----|-----|------| | tPSON_L V1on | PSON_L to 1/₁ delay (on) | 10 | 250 | ms | | t <sub>PSON_L</sub> v <sub>1off</sub> | PSON_L to $V_1$ delay (off) | 10 | 250 | ms | | tpson_L H min | PSON_L minimum High time | 10 | | ms | Table 5. PSON\_L Timing © 2023 Bel Fuse Inc. ## 8.8 PWOK\_H SIGNAL The PWOK\_H is an open drain output with an internal pull-up to 3.3 V indicating whether both $V_{SB}$ is within regulation and $V_1$ is above 43.2V. The timing diagram is shown in Figure 12 / Figure 15 and referenced in the *Table 6*. | OPERATIN | IG CONDITION | MIN | MAX | UNIT | |----------------|-------------------------------------------|-----|-----|------| | tpwok_H del | PWOK_H to 1/1 delay (on) | 100 | 500 | ms | | | PWOK_H to $V_1$ delay (off) caused by: | | | | | | PSKILL_H | 0 | 3 | ms | | | Fan Failure, OT, PSON_L with minimum load | 1 | 100 | ms | | tpwok_H warn*) | ACOK_H | 1 | 30 | ms | | | UV and OV on VSB | 1 | 30 | ms | | | OC on V1 | 1 | 20 | ms | | | V1 short | -20 | 0 | | | | OV on V1 | -50 | 0 | ms | <sup>\*)</sup> A positive value means a warning time, a negative value a delay (after fact). Figure 15. PSON\_L turn-on/off Timing Table 6. PWOK\_H Timing ### **8.9 CURRENT SHARE** The PFE front-ends have an active current share scheme implemented for $V_1$ . All the ISHARE current share pins need to be interconnected in order to activate the sharing function. If a supply has an internal fault or is not turned on, it will disconnect its ISHARE pin from the share bus. This will prevent dragging the output down (or up) in such cases. The current share function uses a digital bi-directional data exchange on a recessive bus configuration to transmit and receive current share information. The controller implements a Master/Slave current share function. The power supply providing the largest current among the group is automatically the Master. The other supplies will operate as Slaves and increase their output current to a value close to the Master by slightly increasing their output voltage. The voltage increase is limited to +1V. The standby output uses a passive current share method (droop output voltage characteristic). #### 8.10 SENSE INPUTS Both main and standby outputs have sense lines implemented to compensate for voltage drop on load wires. The maximum allowed voltage drop is 200 mV on the positive rail and 100 mV on the PGND rail. With open sense inputs the main output voltage will rise by 800 mV and the standby output by 50 mV. Therefore if not used, these inputs should be connected to the power output and PGND close to the power supply connector. The sense inputs are protected against short circuit. In this case the power supply will shut down. #### **8.11 HOT-STANDBY OPERATION** The hot-standby operation is an operating mode allowing to further increase efficiency at light load conditions in a redundant power supply system. Under specific conditions one of the power supplies is allowed to disable its DC/DC stage. This will save the power losses associated with this power supply and at the same time the other power supply will operate in a load range having a better efficiency. In order to enable the hot standby operation, the HOTSTANDBYEN\_H and the ISHARE pins need to be interconnected. A power supply will only be allowed to enter the hot-standby mode, when the HOTSTANDBYEN\_H pin is high, the load current is low (see *Figure 16*) and the supply was allowed to enter the hot-standby mode by the system controller via the appropriate I<sup>2</sup>C command (by default disabled). The system controller needs to ensure that only one of the power supplies is allowed to enter the hot-standby mode. If a power supply is in a fault condition, it will pull low its active-high HOTSTANDBYEN\_H pin which indicates to the other power supply that it is not allowed to enter the hot-standby mode or that it needs to return to normal operation should it already have been in the hot-standby mode. NOTE: The system controller needs to ensure that only one of the power supplies is allowed to enter the hot-standby model. Figure 17 shows the achievable power loss savings when using the hot-standby mode operation. A total power loss reduction of 22% is achievable. <sup>\*)</sup> Test must be done with minimum load of 0.5A load on V1 and no capacitive load Figure 16. Hot-standby enable/disable current thresholds Figure 17. PSU power losses with/without hot-standby mode Figure 18. Recommended Hot-standby Configuration In order to prevent voltage dips when the active power supply is unplugged while the other is in hot-standby mode, it is strongly recommended to add the external circuit as shown in *Figure 18*. If the PRESENT\_L pin status needs also to be read by the system controller, it is recommended to exchange the bipolar transistors with small signal MOS transistors or with digital transistors. ## 8.12 I2C / SMBUS COMMUNICATION The interface driver in the PFE supply is referenced to the $V_1$ Return. The PFE supply is a communication Slave device only; it never initiates messages on the $I^2$ C/SMBus by itself. The communication bus voltage and timing is defined in Table 7 further characterized through: - There are no internal pull-up resistors - The SDA/SCL IOs are 3.3 / 5 V tolerant - Full SMBus clock speed of 100 kbps - · Clock stretching limited to 1 ms - SCL low time-out of > 25 ms with recovery within 10 ms - Recognizes any time Start/Stop bus conditions Figure 19. Physical layer of communication interface The SMB\_ALERT\_L signal indicates that the power supply is experiencing a problem that the system agent should investigate. This is a logical OR of the Shutdown and Warning events. Communication to the DSP or the EEPROM will be possible as long as the input AC voltage is provided. If no AC is present, communication to the unit is possible as long as it is connected to a life V1 output (provided e.g. by the redundant unit). If only VSB is provided, communication is not possible. | PARAM | IETER DESCRIPTION | CONDITION | MIN | MAX | UNIT | |------------------------|---------------------------------------|------------------------------------------|-----------------------------------|---------------------|------| | <b>V</b> i∟ | Input low voltage | | -0.5 | 1.0 | V | | <b>V</b> iH | Input high voltage | | 2.3 | 5.5 | V | | $V_{hys}$ | Input hysteresis | | 0.15 | | V | | $V_{ m oL}$ | Output low voltage | 3 mA sink current | 0 | 0.4 | V | | $t_{\rm r}$ | Rise time for SDA and SCL | | 20+0.1C <sub>b</sub> <sup>1</sup> | 300 | ns | | $t_{ m Of}$ | Output fall time ViHmin → ViLmax | $10 \text{ pF} < C_b^1 < 400 \text{ pF}$ | 20+0.1C <sub>b</sub> <sup>1</sup> | 250 | ns | | A | Input current SCL/SDA | 0.1 VDD < Vi < 0.9 VDD | -10 | 10 | μΑ | | <i>C</i> i | Internal Capacitance for each SCL/SDA | | | 50 | pF | | fscl | SCL clock frequency | | 0 | 100 | kHz | | <i>R</i> <sub>pu</sub> | External pull-up resistor | f <sub>SCL</sub> ≤ 100 kHz | | 1000 ns / $C_{b^1}$ | Ω | | <i>t</i> HDSTA | Hold time (repeated) START | $f_{SCL} \le 100 \text{ kHz}$ | 4.0 | | μs | | <i>t</i> Low | Low period of the SCL clock | f <sub>SCL</sub> ≤ 100 kHz | 4.7 | | μs | | <i>t</i> HIGH | High period of the SCL clock | f <sub>SCL</sub> ≤ 100 kHz | 4.0 | | μs | | <i>t</i> susta | Setup time for a repeated START | f <sub>SCL</sub> ≤ 100 kHz | 4.7 | | μs | | $t_{HDDAT}$ | Data hold time | f <sub>SCL</sub> ≤ 100 kHz | 0 | 3.45 | μs | | <i>t</i> sudat | Data setup time | f <sub>SCL</sub> ≤ 100 kHz | 250 | | ns | | <i>t</i> susto | Setup time for STOP condition | $f_{SCL} \le 100 \text{ kHz}$ | 4.0 | | μs | | <i>t</i> BUF | Bus free time between STOP and STAP | RT f <sub>SCL</sub> ≤ 100 kHz | 5 | | ms | <sup>&</sup>lt;sup>1</sup> Cb = Capacitance of bus line in pF, typically in the range of 10...400 pF. Table 7. I2C / SMBus Specification Figure 20. I2C / SMBus Timing ## **8.13 ADDRESS SELECTION (APS)** The APS pin provides the possibility to select the address by connecting a resistor to $V_1$ return (0 V). A fixed addressing offset exists between the Controller and the EEPROM. ## NOTE: - If the APS pin is left open, the supply will operate with the Power Management Bus protocol at controller / EEPROM addresses 0x86 / 0xA6. - The APS pin is only read at start-up of the power supply. Therefore, it is not possible to change address dynamically | D (c) 1) | Protocol | I <sup>2</sup> C Address <sup>2)</sup> | | | |-------------------------|----------------------------|----------------------------------------|--------|--| | $R_{APS} (\Omega)^{1)}$ | Protocol | Controller | EEPROM | | | 820 | | 0xB0 | 0xA0 | | | 2700 | Power<br>Management<br>Bus | 0xB2 | 0xA2 | | | 5600 | | 0xB4 | 0xA4 | | | 8200 | | 0xB6 | 0xA6 | | <sup>1)</sup> E12 resistor values, use max 5% resistors, see also Figure 21. Table 8. Address and Protocol Encoding Figure 21. I2C address and Protocol Setting $<sup>^{2)}\!</sup>$ The LSB of the address byte is the R/W bit. #### 8.14 CONTROLLER AND EEPROM ACCESS The controller and the EEPROM in the power supply share the same I<sup>2</sup>C bus physical layer (see Figure 22). An I<sup>2</sup>C driver device assures logic level shifting (3.3 / 5 V) and a glitch-free clock stretching. The driver also pulls the SDA/SCL line to nearly 0 V when driven low by the DSP or the EEPROM providing maximum flexibility when additional external bus repeaters are needed. Such repeaters usually encode the low state with different voltage levels depending on the transmission direction. The DSP will automatically set the I<sup>2</sup>C address of the EEPROM with the necessary offset when its own address is changed / set. In order to write to the EEPROM, first the write protection needs to be disabled by sending the appropriate command to the DSP. By default the write protection is on. The EEPROM provides 256 bytes of user memory. None of the bytes are used for the operation of the power supply. Figure 22. I2C Bus to DSP and EEPROM #### **8.15 EEPROM PROTOCOL** The EEPROM follows the industry communication protocols used for this type of device. Even though page write / read commands are defined, it is recommended to use the single byte write / read commands. ### WRITE The write command follows the SMBus 1.1 Write Byte protocol. After the device address with the write bit cleared a first byte with the data address to write to is sent followed by the data byte and the STOP condition. A new START condition on the bus should only occur after 5 mS of the last STOP condition to allow the EEPROM to write the data into its memory. ## READ The read command follows the SMBus 1.1 Read Byte protocol. After the device address with the write bit cleared the data address byte is sent followed by a repeated start, the device address and the read bit set. The EEPROM will respond with the data byte at the specified location. ## 8.16 POWER MANAGEMENT BUS PROTOCOL The Power Management Bus is an open standard protocol that defines means of communicating with power conversion and other devices. For more information, please see the System Management Interface Forum web site at: <a href="www.powerSIG.org">www.powerSIG.org</a>. Power Management Bus command codes are not register addresses. They describe a specific command to be executed. The PFE1300-48-054NA supply supports the following basic command structures: - · Clock stretching limited to 1 mS - SCL low time-out of > 25 mS with recovery within 10 mS - Recognized any time Start/Stop bus conditions #### **WRITE** The write protocol is the SMBus 1.1 Write Byte/Word protocol. Note that the write protocol may end after the command byte or after the first data byte (Byte command) or then after sending 2 data bytes (Word command). In addition, Block write commands are supported with a total maximum length of 255 bytes. See PFE1300-48-054NA Communication Manual for further information. ### READ The read protocol is the SMBus 1.1 Read Byte/Word protocol. Note that the read protocol may request a single byte or word. In addition, Block read commands are supported with a total maximum length of 255 bytes. See PFE1300-48-054NA Communication Manual BCA.00006 for further information. ## 8.17 GRAPHICAL USER INTERFACE Bel Power Solutions provides with its "Bel Power Solutions I<sup>2</sup>C Utility" a Windows® XP/Vista/Win7 compatible graphical user interface allowing the programming and monitoring of the PFE1300-48-054NA Front-End. The utility can be downloaded on: belfuse.com/power-solutions and supports Power Management Bus protocols. The GUI allows automatic discovery of the units connected to the communication bus and will show them in the navigation tree. In the monitoring view the power supply can be controlled and monitored. If the GUI is used in conjunction with the PFE1300-48-054NA BOARD Evaluation Kit it is also possible to control the PSON\_L pin(s) of the power supply. The monitoring screen also allows to enable the hot-standby mode on the power supply. The mode status is monitored and by changing the load current it can be monitored when the power supply is being disabled for further energy savings. This obviously requires 2 power supplies being operated as a redundant system (as in the evaluation kit). NOTE: The user of the GUI needs to ensure that only one of the power supplies have the hot-standby mode enabled. Figure 23. Monitoring Dialog of the I2C Utility ## 9 TEMPERATURE AND FAN CONTROL To achieve best cooling results sufficient airflow through the supply must be ensured. Do not block or obstruct the airflow at the rear of the supply by placing large objects directly at the output connector. The PFE1300-48-054NA is provided with a normal airflow, which means the air enters through the DC-output of the supply and leaves at the AC-inlet. PFE supplies have been designed for horizontal operation. The fan inside of the supply is controlled by a microprocessor. The rpm of the fan is adjusted to ensure optimal supply cooling and is a function of output power and the inlet temperature. For the normal airflow version additional constraints apply because of the AC-connector. In a normal airflow unit, the hot air is exiting the power supply unit at the AC-inlet. The IEC connector on the unit is rated 120°C. The input power is derated to ensure sufficient thermal margin is allotted to the mating connector. See Figure 26A or 26B. **NOTE:** It is the responsibility of the user to check the front temperature in such cases. The unit is not limiting its power automatically to meet such a temperature limitation. Figure 25. Fan Speed vs Main Output Load for PFE1300-48-054NA Figure 26. Power Derating for PFE1300-48-054NA (Refer to Safety Installation Instruction for details) ## 10 ELECTROMAGNETIC COMPATIBILITY ## **10.1 IMMUNITY** **NOTE:** Most of the immunity requirements are derived from EN 55024:1998/A2:2003. | PARAMETER | DESCRIPTION / CONDITION | CRITERION | |--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------| | ESD Contact Discharge | IEC / EN 61000-4-2, ±8 kV, 25+25 discharges per test point (metallic case, LEDs, connector body) | В | | ESD Air Discharge | IEC / EN 61000-4-2, ±15 kV, 25+25 discharges per test point (non-metallic user accessible surfaces) | В | | Radiated Electromagnetic Field | IEC / EN 61000-4-3, 10 V/m, 1 kHz/80% Amplitude Modulation, 1 μs Pulse Modulation, 10 kHz2 GHz | Α | | Burst | IEC / EN 61000-4-4, level 3 AC port ±2 kV, 1 minute DC port ±1 kV, 1 minute | В | | Surge | IEC / EN 61000-4-5<br>Line to earth: level 3, ±2 kV<br>Line to line: level 2, ±1 kV | V <sub>SB</sub> : A, V <sub>1</sub> : B <sup>1</sup><br>A | | RF Conducted Immunity | IEC/EN 61000-4-6, Level 3, 10 Vrms, CW, 0.1 80 MHz | Α | | Voltage Dips and Interruptions | IEC/EN 61000-4-11 1: Vi 230 V, 100% Load, Phase 0 °, Dip 100%, Duration 10 mS 2: Vi 230 V, 100% Load, Phase 0 °, Dip 100%, Duration 20 mS 3: Vi 230 V, 100% Load, Phase 0 °, Dip 100%, Duration > 20 mS | A<br>V <sub>SB</sub> : A, V <sub>1</sub> : B<br>V <sub>SB</sub> , V <sub>1</sub> : B | <sup>&</sup>lt;sup>1</sup> *V*<sub>1</sub> drops to 90 ... 97% *V*<sub>1 nom</sub> for 3 mS. ## **10.2 EMISSION** | PARAMETER | DESCRIPTION / CONDITION | CRITERION | |--------------------|-------------------------------------------------------------------------|------------------------| | Conducted Emission | EN55022 / CISPR 22: 0.15 30 MHz, QP and AVG, single unit | Class A<br>6 dB margin | | | EN55022 / CISPR 22: 0.15 30 MHz, QP and AVG, 2 units in rack system | Class A<br>6 dB margin | | Radiated Emission | EN55022 / CISPR 22: 30 MHz 1 GHz, QP, single unit | Class A<br>6 dB margin | | | EN55022 / CISPR 22: 30 MHz 1 GHz, QP, 2 units in rack system | Class A<br>6 dB margin | | Harmonic Emissions | IEC61000-3-2, Vin = 115 VAC / 60 Hz, & Vin = 230 VAC / 50 Hz, 100% Load | Class A | | AC Flicker | IEC61000-3-3, Vin = 230 VAC / 50 Hz, 100% Load | Pass | # 11 SAFETY / APPROVALS Maximum electric strength testing is performed according to UL/CSA 62368-1 and EN/IEC 62368-1. Input-to-output electric strength tests should not be repeated in the field. Bel Power Solutions will not honor any warranty claims resulting from electric strength field tests. | PARAMETER | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |--------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------|------------|-----|------| | Agency Approvals | Approved to latest edition of the following standards: UL/CSA 62368-1 and EN/IEC 62368-1 | Approved by independent body (see CE Declaration) | | | | | | Input (L/N) to case (PE) | Basic<br>Reinforced | | | | | Isolation Strength | Input (L/N) to output | | | | | | | Output to case (PE) | | Functional | | | | Electrical Strength Test | Input to case | 2500 | | | VDC | | Electrical Strength Test | Input to output | 4000 | | | VDC | ## **12 ENVIRONMENTAL** | PARAMETER | | CONDITIONS / DESCRIPTION | MIN | NOM | MAX | UNIT | |-------------------|---------------------|---------------------------------------------------------------|-----|-----|--------|------| | TA | Ambient temperature | Vi min to Vi max, I <sub>1 nom</sub> , I <sub>SB nom</sub> | 0 | | +45 | °C | | | | North America Application: | | | | | | | | Full Power 1286W @ V <sub>i</sub> 145-264 VAC | 0 | | +45 | | | | | Derated power (1032 to 1286 W) @ V <sub>i</sub> 90-145 VAC | 0 | | +45 | | | | | Derated power (893 to 1162 W) @ V <sub>i</sub> 90-145 VAC | +45 | | +50 | °C | | | | Derated power (792 to 1028 W) @ V <sub>i</sub> 90-145 VAC | +50 | | +55 | | | | | Derated power (716 to 893 W) @ V <sub>i</sub> 90-145 VAC | +55 | | +60 | | | T <sub>Aext</sub> | Extended temp range | (see Figure 7A and Figure 26 A) | | | | | | | | Europe Application Power must be limited to: | | | | | | | | Full Power 1286W @ Vi 145-264 VAC | 0 | | +45 | | | | | Power Limit (893 to 1286 W) @ V <sub>i</sub> 90-145 VAC | 0 | | +45 | | | | | Power Limit (893 to 1162 W) @ V <sub>i</sub> 90-145 VAC | +45 | | +50 | °C | | | | Power Limit (792 to 1028 W) @ V <sub>i</sub> 90-145 VAC | +50 | | +55 | | | | | Power Limit (716 to 893 W) @ V <sub>i</sub> 90-145 VAC | +55 | | +60 | | | | | (see Figure 7B and Figure 26B) | | | | | | Ts | Storage temperature | Non-operational | -20 | | +70 | °C | | Na | Audible noise | $V_{i \text{ nom}}$ , 50% $I_{o \text{ nom}}$ , $T_A = 25$ °C | | 46 | | dBA | | | Altitude | Operational, above Sea Level | | | 10,000 | feet | | | Ailliude | Operational, above dea Level | | | 3048 | m | | | | | | | | | ## **13 MECHANICAL** | PAR | AMETER | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT | |-----|------------|-------------------------|-----|-------|-----|------| | | | Width | | 54.5 | | | | | Dimensions | Height | | 40.0 | | mm | | | | Depth | | 321.5 | | | | М | Weight | | | 1.09 | | kg | Figure 27. Side View 1 Figure 28. Top View Figure 29. Side View 2 Figure 30. Front and Rear View ## **14 CONNECTIONS** AC Input: Unit: IEC320 Type C16 AC socket. Counterpart: IEC320 C15 power cord DC Output: **Power Supply Connector:** Tyco Electronics P/N 1926736-3 or FCI connector 10133129-002LF or equivalent (NOTE: Column 5 is recessed (short pins)) **Mating Connector:** Tyco Electronics P/N 2-1926739-5 or FCI 10108888-R10253SLF | Output 6, 7, 8, 9, 10 V1 +48 VDC main output 1, 2, 3, 4, 5 PGND Power ground (return) Control Pins A1 VSB Standby positive output (+3.3/5 V) | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1, 2, 3, 4, 5 PGND Power ground (return) Control Pins A1 VSB Standby positive output (+3.3/5 V) | | | Control Pins A1 VSB Standby positive output (+3.3/5 V) | | | A1 VSB Standby positive output (+3.3/5 V) | | | | | | D4 | | | B1 VSB Standby positive output (+3.3/5 V) | | | C1 VSB Standby positive output (+3.3/5 V) | | | D1 VSB Standby positive output (+3.3/5 V) | | | E1 VSB Standby positive output (+3.3/5 V) | | | A2 SGND Signal ground (return) | | | B2 SGND Signal ground (return) | | | C2 HOTSTANDBYEN_H Hot standby enable signal: active-high | | | D2 VSB_SENSE_R Standby output negative sense | | | E2 VSB_SENSE Standby output positive sense | | | A3 APS I <sup>2</sup> C address and protocol selection (select by a pull down resistor) | | | B3 N/C Reserved | | | C3 SDA I <sup>2</sup> C data signal line | | | D3 V1_SENSE_R Main output negative sense | | | E3 V1_SENSE Main output positive sense | | | A4 SCL I <sup>2</sup> C clock signal line | | | B4 N/C Reserved | | | C4 SMB_ALERT_L SMB Alert signal output: active-low | | | D4 PSON_L Power supply on input (connect to A2/B2 to turn unit on): active-lo | | | E4 ACOK_H AC input OK signal: active-high | | | A5 PSKILL_H Power supply kill (lagging pin): active-high | | | B5 ISHARE Current share bus (lagging pin) | | | C5 PWOK_H Power OK signal output (lagging pin): active-high | | | D5 VSB_SEL Standby voltage selection (lagging pin) | | | E5 PRESENT_L Power supply present (lagging pin): active-low | | ## **15 ACCESSORIES** | ITEM | DESCRIPTION | ORDERING PART NUMBER | SOURCE | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------------| | | <b>Bel Power Solutions I<sup>2</sup>C Utility</b> Windows XP/Vista/7 compatible GUI to program, control and monitor PFE Front-Ends (and other I <sup>2</sup> C units) | N/A | belfuse.com/power-solutions | | | Dual Connector Board Connector board to operate 2 PFE units in parallel. Includes an on-board USB to I <sup>2</sup> C converter (Bel Power Solutions I <sup>2</sup> C Utility as desktop software) | VRA.00389.0 | belfuse.com/power-solutions | # For more information on these products consult: tech.support@psbel.com **NUCLEAR AND MEDICAL APPLICATIONS** - Products are not designed or intended for use as critical components in life support systems, equipment used in hazardous environments, or nuclear control systems. **TECHNICAL REVISIONS** - The appearance of products, including safety agency certifications pictured on labels, may change depending on the date manufactured. Specifications are subject to change without notice.