





# PET750-12-050xD

# **DC-DC Front-End Power Supply**

The PET750-12-050xD is a 750 Watt DC to DC power supply that converts -40 to -72 VDC voltage into an insulated main output of +12 VDC for powering intermediate bus architectures (IBA) in high performance and reliability servers, routers, and network switches. The PET750-12-050xD utilizes digital control architecture for greater efficiency, control and functionality.

This power supply meets international safety standards and displays the CE-Mark for the European Low Voltage Directive (LVD).

# **Key Features & Benefits**

- High Efficiency to 94% at 50% load
- Wide input voltage range: -40 to -72 VDC
- Always-On 5V/3A/15W standby output
- Hot-plug capable
- Parallel operation with active current sharing
- Digital controls for improved performance
- High Density Design 20.5 W/in<sup>3</sup>
- Small Form Factor (W x H x L): 50.5 x 40.0 x 300 mm
- Power Management Bus communication interface for control, programming and monitoring
- Over temperature, output over voltage and over current protection
- Status LED with fault signaling

## **Applications**

- Networking Switches
- High Performance Servers
- Routers



## 1. ORDERING INFORMATION

| PET            | 750         | -    | 12        | -    | 050   | х                        | D     |
|----------------|-------------|------|-----------|------|-------|--------------------------|-------|
| Product Family | Power Level | Dash | V1 Output | Dash | Width | Airflow                  | Input |
| PET Front-Ends | 750 W       |      | 12 V      |      | 50 mm | N: Normal<br>R: Reverse* | D: DC |

<sup>\*</sup> Contact factory for availability.

#### 2. OVERVIEW

The PET750-12-050ND DC/DC power supply is a DSP controlled, highly efficient front-end power supply. It incorporates state-of-the art technology and uses a forward converter topology with active clamp and synchronous rectification to reduce component stresses, thus providing increased system reliability and high efficiency.

With a wide input DC voltage range the PET750-12-050ND maximizes power availability in demanding server, network, and other high availability applications. The supply is fan cooled and ideally suited for integration with a matching airflow path.

An active OR-ing device on the output ensures no reverse load current and renders the supply ideally suited for operation in redundant power systems.

The always-on standby output provides power to external power distribution and management controllers. It is protected with an active OR-ing device for maximum reliability.

Status information is provided with a front-panel LED. In addition, the power supply can be controlled and the fan speed set via the I<sup>2</sup>C bus. The I<sup>2</sup>C bus allows full monitoring of the supply, including input and output voltage, current, power, and inside temperatures.

Cooling is managed by a fan controlled by the DSP controller. The fan speed is adjusted automatically depending on the actual power demand and supply temperature and can be overridden through the I<sup>2</sup>C bus.



Figure 1. Block Diagram

## 3. ABSOLUTE MAXIMUM RATING

Stresses in excess of the absolute maximum ratings may cause performance degradation, adversely affect long-term reliability, and cause permanent damage to the supply.

| PARAMETER      |                       | DESCRIPTION / CONDITION | MIN | NOM | MAX | UNIT |
|----------------|-----------------------|-------------------------|-----|-----|-----|------|
| Vi <i>maxc</i> | Maximum Input Voltage | Continuous              |     |     | -75 | VDC  |



## 4. INPUT

General Condition:  $T_A = 0...50$  °C unless otherwise noted.

| PARAMET  | TER .                           | DESCRIPTION / CONDITION                                             | MIN | NOM | MAX | UNIT |
|----------|---------------------------------|---------------------------------------------------------------------|-----|-----|-----|------|
| Vi start | Minimum operating input voltage | Stand-by output available, DSP running                              | -30 |     |     | VDC  |
| Vi nom   | Nominal input voltage           |                                                                     |     | -54 |     | VDC  |
| Vi       | Input voltage                   | Normal operation (from Vi min to Vi max)                            | -40 |     | -72 | VDC  |
| li       | Input current                   | Vi > Vi min                                                         |     |     | 25  | Α    |
| li pk    | Inrush current limitation       | From Vi min to Vi max, T <sub>A</sub> = 25°C, turn on               |     |     | 50  | Α    |
| Vi on    | Turn-on standby input voltage   | Ramping up                                                          | -30 |     |     | VDC  |
| Vi on    | Turn-on input voltage           | Ramping up                                                          | -39 |     | -43 | VDC  |
| Vi off   | Turn-off input voltage          | Ramping down                                                        | -37 |     | -41 | VDC  |
|          |                                 | Vi = -48 VDC; -54 VDC; -60 VDC; 20% load                            |     | 90  |     | %    |
| η        | Efficiency                      | Vi = -48 VDC; -54 VDC; -60 VDC; 50% load                            |     | 94  |     | %    |
|          |                                 | Vi = -48 VDC; -54 VDC; -60 VDC; 100% load                           |     | 91  |     | %    |
| Thold_V1 | Hold-up time V1                 | 62 A on V1, 3 A on Vsb with 11000 μF Load capacitance, Vi = -48 VDC | 1   |     |     | ms   |
| Thold_sb | Hold-up time Vsb                | 62 A on V1, 3 A on Vsb with 350 μF Load capacitance, Vi = -48 VDC   | 2   |     |     | ms   |

#### **4.1 INPUT FUSE**

A fast-acting 30 A input fuse in the negative voltage path inside the power supply protect against severe defects. The fuses are not accessible from the outside and are therefore not serviceable parts.

## **4.2 INRUSH CURRENT**

Internal bulk capacitors will be charged through resistors connected from bulk cap minus pin to the DC rail minus, thus limiting the inrush current. After the inrush phase, NTC resistors are then shorted with MOSFETs connected in parallel. The Inrush control is managed by the digital controller (DSP).

## **4.3 INPUT UNDER-VOLTAGE**

If the value of input DC voltage stays below the input under voltage lockout threshold Vi on, the supply will be inhibited. Once the input voltage returns within the normal operating range, the supply will return to normal operation again.

#### 4.4 EFFICIENCY

The power supply module efficiency curve is measured at -48VDC and with external fan power as below.



Figure 2. Efficiency Curve



Asia-Pacific

Europe, Middle East

**North America** 

+86 755 298 85888

+353 61 49 8941

# 5. OUTPUT

General Condition:  $T_A = 0...50$  °C unless otherwise noted.

| PARAME                   | TER                        | DESCRIPTION / CONDITION                                                                      | MIN  | NOM  | MAX   | UNIT                |
|--------------------------|----------------------------|----------------------------------------------------------------------------------------------|------|------|-------|---------------------|
| Main Out                 | out V <sub>1</sub>         |                                                                                              |      |      |       |                     |
| V <sub>1 nom</sub>       | Nominal Output Voltage     | 0.5 · / <sub>1 nom</sub> , T <sub>A</sub> = 25°C                                             |      | 12.0 |       | VDC                 |
| V <sub>1 set</sub>       | Output Set Point Accuracy  | 0.0 Tribili, 14 – 25 0                                                                       | -0.5 |      | +0.5  | %V <sub>1 nom</sub> |
| dV <sub>1 tot</sub>      | Total Static Regulation    | $V_{i  min}$ to $V_{i  max}$ , 0 to 100% $I_{1  nom,  TA} = 0$ to 40°C                       | -5   |      | +5    | %V <sub>1 nom</sub> |
| P <sub>1 nom</sub>       | Nominal Output Power 1     | $V_{i  min}$ to $V_{i  max}$ , $T_A = 0$ to $50^{\circ}$ C                                   |      | 744  |       | W                   |
| I <sub>1 nom</sub>       | Output Current             | $V_{i  min}$ to $V_{i  max}$ , $T_A = 0$ to 50°C                                             |      | 62   |       | ADC                 |
| $V_{1pp}$                | Output Ripple Voltage      | $V_{i  min}$ to $V_{i  max}$ , 0 to 100% $I_{1  nom}$ , 20Mhz Bandwidth                      |      |      | 150   | mVpp                |
| $dV_{1 load}$            | Load Regulation            | $V_{inom}$ , 0 to 100% $I_{1nom}$                                                            | -240 |      | 240   | mV                  |
| dV1 line                 | Line Regulation            | V <sub>i min</sub> to V <sub>i max</sub> , 0.5 · I <sub>1 nom</sub>                          | -120 |      | 120   | mV                  |
| dV₁ temp                 | Thermal Drift              | Vi nom HL, 0.5 · I1 nom                                                                      |      |      | 0.1   | %/°C                |
| dl <sub>1 share</sub>    | Current Sharing            | Deviation from $h$ tot / N, $h$ > 10%                                                        | -5   |      | +5    | ADC                 |
| VISHARE                  | Current Share Bus Voltage  | I <sub>1 peak</sub>                                                                          |      | 8    |       | VDC                 |
| dV <sub>1 lt</sub>       | Load Transient Response    | $\Delta h = 50\% h_{\text{nom}}, h = 10 \dots 100\% h_{\text{nom}}, C_{ext} = 0 \text{mF},$  | -0.6 |      | 0.6   | VDC                 |
| t <sub>rec</sub>         | Recovery Time              | $dh/dt = 1A/\mu s$ , recovery within 1% of $V_{1 \text{ nom}}$                               |      |      | 2     | ms                  |
| t <sub>V1 on delay</sub> | Delay Time from DC Applied | V1 in regulation Vi = 0V to $V_{i min}$ , $V_{i nom}$ , $V_{i max}$                          |      |      | 2.5   | sec                 |
| t <sub>V1 ovrsh</sub>    | Output Turn-on Overshoot   | V <sub>i nom</sub> , 0 to 100% I <sub>1 nom</sub>                                            |      |      | 5     | %V <sub>1 nom</sub> |
| dV <sub>1 sense</sub>    | Remote Sense               | Compensation for cable drop, 0 to 100% I <sub>1 nom</sub>                                    |      |      | 0.25  | V                   |
| CV1 load                 | Capacitive Loading         |                                                                                              |      |      | 11000 | μF                  |
| Standby (                | Output V <sub>SB</sub>     |                                                                                              |      |      |       |                     |
| V <sub>SB nom</sub>      | Nominal Output Voltage     | 1 15 1/500/ of 1 1 T 0500                                                                    |      | 5    |       | VDC                 |
| V <sub>SB set</sub>      | Output Setpoint Accuracy   | $I_{SB} = 1.5 A (50\% \text{ of } I_{SBnom}), T_A = 25^{\circ}\text{C}$                      | -0.5 |      | +0.5  | %V <sub>SBnom</sub> |
| dV <sub>SB tot</sub>     | Total Regulation           | Vi min to Vi max, 0 to 100% ISB nom                                                          | -3   |      | +3    | %V <sub>SBnom</sub> |
| P <sub>SB nom</sub>      | Nominal Output Power       | $V_{i  min}$ to $V_{i  max}$ , $T_A = 0$ to 50°C                                             |      | 15   |       | W                   |
| I <sub>SB nom</sub>      | Output Current             | $V_{i min}$ to $V_{i max}$ , $T_A = 0$ to 50°C                                               |      |      | 3     | ADC                 |
| dV <sub>sb load</sub>    | Load Regulation            | V <sub>i nom</sub> , 0 to 100% I <sub>sb nom</sub>                                           | -75  |      | 75    | mV                  |
| dV <sub>sb line</sub>    | Line Regulation            | V <sub>i min</sub> to V <sub>i max</sub> , 0.5 · I <sub>sb nom</sub>                         | -25  |      | 25    | mV                  |
| dV <sub>SB</sub>         | Droop                      | 0 - 100 % I <sub>SB nom</sub>                                                                |      | 90   |       | mV                  |
| V <sub>SB pp</sub>       | Output Ripple Voltage      | $V_{i  min}$ to $V_{i  max}$ , 0 to 100% $I_{SB  nom}$ , $C_{ext}$ = 0Mf, 20 MHz bandwidth   |      |      | 100   | mVpp                |
| dls <sub>B</sub> share   | Current Sharing            | Deviation from $k_{B \text{ tot}} / N$ , $k_{BB} = 0.5 \cdot l_{SB \text{ nom}}$             | -1   |      | +1    | ADC                 |
| t <sub>VSB ovr sh</sub>  | Output Turn-on Overshoot   | V <sub>i nom</sub> , 0 to 100% I <sub>SB nom</sub>                                           |      |      | 5     | %Vsb                |
| dVSB                     | Load Transient Response    | Δ/ <sub>SB</sub> = 50% / <sub>SB nom</sub> , / <sub>SB</sub> = 10 100% / <sub>SB nom</sub> , | -3   |      | +3    | %Vsb                |
| trec                     | Recovery Time              | $dk_B/dt = 0.5 A/\mu s$ , recovery within regulation of $V_{SB nom}$                         |      |      | 250   | μs                  |
| CVSB load                | Capacitive Loading         |                                                                                              |      |      | 350   | μF                  |
|                          |                            |                                                                                              |      |      |       |                     |

<sup>&</sup>lt;sup>1</sup> See chapter TEMPERATURE AND FAN CONTROL



#### 5.1 OUTPUT GROUND / CHASSIS CONNECTION

The output return path serves as power and signal ground. All output voltages and signals are referenced to these pins. To prevent a shift in signal and voltage levels due to ground wiring voltage drop a low impedance ground plane should be used as shown in *Figure 3*. Alternatively, separated ground signals can be used as shown in *Figure 4*. In this case the two ground planes should be connected together at the power supplies ground pins.



Figure 3. Common low impedance ground plane



Figure 4. Separated power and signal ground

## 6. PROTECTION

| PARAME              | TER                                  | DESCRIPTION / CONDITION                                                                                    | MIN  | МОМ  | MAX  | UNIT |
|---------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------|------|------|------|------|
| F                   | Input fuse (L)                       | Not use accessible, fast acting                                                                            |      | 30   |      | Α    |
| $V_{1OV}$           | OV Threshold $V_1$                   | Over Voltage $V_7$ Protection, Latch-off Type, unlatch unit by disconnecting AC or by togging PS_ON signal | 13.3 |      | 14.5 | VDC  |
| V <sub>VSB OV</sub> | OV Threshold VsB                     | Over Voltage Vsb Protection, unlatch unit by disconnecting AC or by togging PS_ON signal                   | 5.75 |      | 6.5  | VDC  |
| V <sub>1 UV</sub>   | UV Threshold V1                      | unlatch unit by disconnecting DC or by toggling the PS_ON signal                                           |      | 10.5 |      | VDC  |
| Iv1 OC Slow         | OC Limit V <sub>1</sub>              | Over Current Limitation, $V_{i min}$ to $V_{i max}$                                                        | 65   |      | 71   | ADC  |
| Ivsb oc             | OC Limit V <sub>SB</sub>             | Over Current Limit., Hiccup mode                                                                           | 3.5  |      | 4.5  | Α    |
|                     | Over Temperature on Inlet            | Automatic recovery with Hysteresis                                                                         |      | 60   |      | °C   |
| T <sub>SD</sub>     | Over Temperature Oring               | Automatic recovery with Hysteresis                                                                         |      | 85   |      | °C   |
|                     | Over Temperature Secondary Rectifier | Automatic recovery with Hysteresis                                                                         |      | 105  |      | °C   |

# **6.1 OVERVOLTAGE PROTECTION**

The PET750-12-050ND front-end provides a fixed threshold overvoltage (OV) protection implemented with a HW comparator for both the main and the standby output. Once an OV condition has been triggered on the main output or VSB, the supply will shut down and latch the fault condition. The latch can be unlocked by disconnecting the supply from the DC supply or by toggling the PSON\_L input.



Asia-Pacific

Europe, Middle East

North America

+86 755 298 85888

+353 61 49 8941

## **6.2 UNDERVOLTAGE DETECTION**

The main output will latch off when V1 drop to below the UV threshold. The latch can be unlatch by disconnecting the supply from the AC mains or by toggling the PS\_ON input. The main output will shut down if the VSB voltage drop below 4 V and recover when VSB voltage higher than 4.3 V.

#### **6.3 CURRENT LIMITATION**

#### **MAIN OUTPUT**

The main output exhibits a substantially rectangular output characteristic controlled by a software feedback loop. If it runs in current limitation and its voltage drops below ~10.8 VDC for more than 10 ms, the output will latch off (standby remains on).



Figure 5. Current Limitation on V1 (Vi = -54 VDC)

A second current limitation circuit on V1 will immediately switch off the main output if the output current increases beyond the peak current trip point. The latch can be unlocked by disconnecting the supply from the DC mains or by toggling the PS\_ON input.

#### STANDBY OUTPUT

The standby output exhibits a substantially rectangular output characteristic down to 0V (hiccup mode). If it runs in current Limitation and its output voltage drops below the UV threshold, then the main output will be inhibited.



Figure 6. Current limitation on VSB



# 7. MONITORING

| PARAME              | TER                     | DESCRIPTION / CONDITION                   | MIN NO | M MAX | UNIT |
|---------------------|-------------------------|-------------------------------------------|--------|-------|------|
| V <sub>i mon</sub>  | Input Voltage           | $V_{i  min  LL} \leq V_i \leq V_{i  max}$ | -2     | +2    | %    |
| l <sub>i mon</sub>  | Input Current           | <i>l<sub>i</sub></i> >7 A                 | -10    | +10   | %    |
| P <sub>i mon</sub>  | True Input Power        | $P_i > 350 \text{ W}$                     | -10    | +10   | %    |
| V <sub>1 mon</sub>  | V <sub>1</sub> Voltage  |                                           | -2     | +2    | %    |
| It mon              | V₁ Current              | <i>I</i> <sub>1</sub> > 25 A              | -5     | +5    | %    |
| 11 mon              | v <sub>1</sub> Current  | <i>I</i> <sub>1</sub> ≤ 25 A              | -2     | +2    | ADC  |
| P <sub>1 nom</sub>  | V₁ Output Power         | $P_1 > 300 \text{ W}$                     | -5     | +5    | %    |
| F1 nom              | vi Output Fower         | <i>P</i> <sub>1</sub> ≤ 300 W             | -24    | +24   | W    |
| V <sub>SB mon</sub> | V <sub>SB</sub> Voltage |                                           | -3     | +3    | %    |
| I <sub>SB mon</sub> | V <sub>SB</sub> Current |                                           | -0.5   | +0.5  | ADC  |

# 8. SIGNALING AND CONTROL

# **8.1 ELECTRICAL CHARACTERISTICS**

| PARAMETER                |                                                                   | DESCRIPTION / CONDITION                             | MIN | NOM | MAX | UNIT |
|--------------------------|-------------------------------------------------------------------|-----------------------------------------------------|-----|-----|-----|------|
| PSON_H                   |                                                                   |                                                     |     |     |     |      |
| VIL                      | Input Low Level Voltage                                           | PSON_L: Main output enabled                         |     |     | 0.5 | V    |
| ViH                      | Input High Level Voltage                                          | PSON_L: Main output disabled                        | 2   |     | 3.5 | V    |
| I <sub>IL,H</sub>        | Maximum Input Sink or Source Current                              | $V_{I}$ = -0.2 V to +3.5 V                          | -1  |     | 1   | mA   |
| Rpull up                 | Internal Pull up Resistor to internal 3.3 V                       |                                                     |     | 10  |     | kΩ   |
| RLOW                     | Maximum external Pull down Resistance to GND to obtain Low Level  |                                                     |     |     | 1   | kΩ   |
| Rніgн                    | Minimum external Pull down Resistance to GND to obtain High Level |                                                     | 50  |     |     | kΩ   |
| PWOK_H                   |                                                                   |                                                     |     |     |     |      |
| Vol                      | Output Low Level Voltage                                          | $Vi < V_{i min LL}, V_{l sink} < 4 \text{ mA}$      |     |     | 0.4 | V    |
| $V_{OH}$                 | Output High Level Voltage                                         | $Vi > V_{i  min  LL},  I_{source} < 0.5  \text{mA}$ | 2.4 |     | 3.5 | V    |
| Rpull up                 | Internal Pull up Resistor to internal 3.3 V                       |                                                     |     | 1.6 |     | kΩ   |
| IOL                      | Maximum Sink Current                                              | <i>V<sub>O</sub></i> < 0.4 V                        |     |     | 4   | mA   |
| DCOK_H                   |                                                                   |                                                     |     |     |     |      |
| V <sub>OL</sub>          | Output Low Level Voltage                                          | I <sub>sink</sub> < 4 mA                            |     |     | 0.4 | V    |
| Voh                      | Output High Level Voltage                                         | l <sub>leak</sub> < 50 μA                           | 2.4 |     | 3.5 | V    |
| R <sub>puDC_OK</sub>     | Internal Pull Up Resistor on DC_OK                                |                                                     |     | 1.6 |     | kΩ   |
| SMB_ALERT                |                                                                   |                                                     |     |     |     |      |
| V <sub>OL</sub>          | Output Low Level Voltage                                          | I <sub>leak</sub> < 4 mA                            |     |     | 0.4 | V    |
| $V_{OH}$                 | Output High Level Voltage                                         | $I_{leak}$ < 100 $\mu$ A                            | 2.4 |     | 3.5 | ٧    |
| R <sub>puSMB_ALERT</sub> | Internal Pull Up Resistor on SMB_ALERT                            |                                                     |     | 4.7 |     | kΩ   |



Asia-Pacific

**Europe, Middle East** 

North America

+86 755 298 85888

+353 61 49 8941

#### **8.2 SENSE INPUTS**

The main output has sense lines implemented to compensate for voltage drop on load wires in both positive and negative path. The maximum allowed voltage drop is 200 mV on the positive rail and 100 mV on the GND rail.

With open sense inputs the main output voltage will rise by 270 mV. Therefore, if not used, these inputs should be connected to the power output and GND at the power supply connector. The sense inputs are protected against short circuit. In this case the power supply will shut down.

#### **8.3 CURRENT SHARE**

The PET front-ends have an active current share scheme implemented for V1. All the ISHARE current share pins need to be interconnected in order to activate the sharing function. If a supply has an internal fault or is not turned on, it will disconnect its ISHARE pin from the share bus. This will prevent dragging the output down (or up) in such cases.

The current share function uses an analog bus to transmit and receive current share information. The controller implements a Master/Slave current share function. The power supply providing the largest current among the group is automatically the Master. The other supplies will operate as Slaves and increase their output current to a value close to the Master by slightly increasing their output voltage. The voltage increase is limited to +250 mV.

The standby output uses a passive current share method (droop output voltage characteristic).

## **8.4 PSON L INPUT**

The PSON\_L is an internally pulled-up (3.3 V) input signal to enable/disable the main output V1 of the front-end. With low level input the main output is enabled. This active-low pin is also used to clear any latched fault condition. The PSON\_L can be either controlled by an open collector device or by a voltage source.



Figure 7. PSON\_H connection



## **8.5 PWOK HOUTPUT**

The PWOK\_H is an open drain output with an internal pull-up to 3.3 V indicating whether both VSB and V1 outputs are within regulation. This pin is active-high.



Figure 8. PWOK\_H connection

## **8.6 PRESENT L OUTPUT**

The PRESENT\_L pin is wired through a 1000hms resistor to internal GND within the power supply. This pin does indicate that there is a power supply present in this system slot. An external pull-up resistor has to be added within the application. Current into PRESENT\_L should not exceed 5mA to guarantee a low level voltage if power supply is seated.



Figure 9. PRESENT\_L connection

## 8.7 PDB ALERT

The PDB\_ALERT is received signal from system, if signal is pulled low, the unit internal fan will be forced to run at maximum speed, this signal is inactive at standby mode.

## 8.8 PDB FAULT

The PDB\_FAULT receive a signal from system, Power shall be shut down if this signal is high.



Asia-Pacific

Europe, Middle East

North America

+86 755 298 85888

+353 61 49 8941

## **8.9 SIGNAL TIMING**





Figure 10. DC turn-on timing







Figure 12. DC long dips

Figure 13. PSON\_L turn-on/off timing

| PARAMETER                  |                                                                      | DESCRIPTION /<br>CONDITION               | MIN | NOM | MAX  | UNIT |
|----------------------------|----------------------------------------------------------------------|------------------------------------------|-----|-----|------|------|
| t <sub>DC VSB</sub>        | DC Line to 90% V <sub>SB</sub>                                       |                                          |     |     | 1500 | ms   |
| t <sub>DC V1</sub>         | DC Line to 90% V <sub>1</sub>                                        | PSON_L = Low                             |     |     | 2500 | ms   |
| t <sub>VSB V1 del</sub>    | $V_{SB}$ to $V_1$ delay                                              | PSON_L = Low                             | 50  |     | 1000 | ms   |
| t <sub>V1 rise</sub>       | $V_{7}$ rise time                                                    | See chapter OUTPUT                       | 1   |     | 200  | ms   |
| tvsB rise                  | V <sub>SB</sub> rise time                                            | See chapter OUTPUT                       | 1   |     | 200  | ms   |
| t <sub>DC drop1</sub>      | DC drop without $V_1$ leaving regulation                             | I <sub>1 nom</sub> , I <sub>SB nom</sub> |     |     | 1    | ms   |
| t <sub>DC drop2</sub>      | DC drop without V <sub>SB</sub> leaving regulation                   | I <sub>1 nom</sub> , I <sub>SB nom</sub> |     |     | 20   | ms   |
| tv1 holdup                 | Loss of DC to V <sub>1</sub> leaving regulation                      | See chapter INPUT                        | 1   |     |      | ms   |
| tvsB holdup                | Loss of DC to Vsb leaving regulation                                 | See chapter INPUT                        | 10  |     |      | ms   |
| t <sub>PWOK_H del</sub>    | Outputs in regulation to PWOK_H asserted                             |                                          | 5   |     | 400  | ms   |
| t₽WOK_H warn               | Warning time from de-assertion of PWOK_H to $V_1$ leaving regulation |                                          | 1   |     |      | ms   |
| t <sub>PWOK_H holdup</sub> | Loss of DC to PWOK_H de-asserted                                     |                                          | 4   |     |      | ms   |
| t <sub>PWOK_H low</sub>    | Time PWOK_H is kept low after being de-asserted                      |                                          | 100 |     |      | ms   |
| tpson_L V1 on              | Delay PSON_L active to V <sub>1</sub> in regulation                  |                                          | 5   |     | 400  | ms   |
| t <sub>PSON_L V1 off</sub> | Delay PSON_L de-asserted to $V_1$ disabled                           |                                          |     |     | 1    | ms   |
| t <sub>PSON_L</sub> PWOK_H | Delay PSON_L de-asserted to PWOK_H de-asserted                       |                                          |     |     | 4    | ms   |
| t <sub>V1 off</sub>        | Time $V_1$ is kept off after leaving regulation                      |                                          |     | 1   |      | s    |
| tvsB off                   | Time V <sub>SB</sub> is kept off after leaving regulation            |                                          |     | 1   |      | s    |



#### 8.10 LED INDICATOR

The front-end has one front LED showing the status of the supply. The LED is bi-colored: green and amber, and indicates DC input and DC output power presence and warning or fault conditions. *Table 1* lists the different LED status.

| OPERATING CONDITION <sup>1</sup>                                                              | LED SIGNALING       |
|-----------------------------------------------------------------------------------------------|---------------------|
| No DC output or DC input in UV condition, $V_{SB}$ not present from paralleled power supplies | Off                 |
| PSON_L High                                                                                   | Blinking Green 1 Hz |
| No DC output or DC input in UV condition, $V_{SB}$ present from paralleled power supplies     |                     |
| $V_1$ or $V_{SB}$ out of regulation                                                           |                     |
| Over temperature shutdown                                                                     | Solid Amber         |
| Output over voltage shutdown ( $V_1$ or $V_{SB}$ )                                            | Solid Amber         |
| Output over current shutdown (V <sub>1</sub> or V <sub>SB</sub> )                             |                     |
| Fan error (>15%)                                                                              |                     |
| Over temperature warning                                                                      | Plinking Ambor 147  |
| Minor fan regulation error (>5%, <15%)                                                        | Blinking Amber 1Hz  |
| Firmware bootloading in process                                                               | Blinking Green 2 Hz |
| Outputs V1 and VSB in regulation                                                              | Solid Green         |

<sup>&</sup>lt;sup>1</sup> The order of the criteria in the table corresponds to the testing precedence in the controller.

Table 1. LED Status

## 9. I2C / PMBus® COMMUNICATION

The PET front-end is a communication Slave device only; it never initiates messages on the  $I^2C$  / SMBus by itself.

The communication bus voltage and timing is defined in *Table 2* further characterized through:

- The SDA/SCL IOs use 3.3 V logic levels
- External pull-up resistors on SDA/SCL required for correct signal edges
- Full SMBus clock speed of 100 kbps
- Clock stretching limited to 1 ms
- SCL low time-out of >25 ms with recovery within 10 ms
- Recognizes any time Start/Stop bus conditions



Figure 14. Physical layer of communication interface

Communication to the DSP or the EEPROM will be possible as long as the input DC voltage is provided. If no DC is present, communication to the unit is possible as long as it is connected to a life VSB output (provided e.g. by the redundant unit). If only V1 is provided, communication is not possible.



Asia-Pacific

**Europe, Middle East** 

**North America** 

+86 755 298 85888

+353 61 49 8941

| PARAM                     | ETER DESCRIPTION                      | CONDITION                      | MIN                               | MAX                       | UNIT |
|---------------------------|---------------------------------------|--------------------------------|-----------------------------------|---------------------------|------|
| SCL/S                     | DA                                    |                                |                                   |                           |      |
| $V_{iL}$                  | Input low voltage                     |                                | -0.5                              | 1.0                       | V    |
| $V_{iH}$                  | Input high voltage                    |                                | 2.3                               | 3.5                       | V    |
| $V_{hys}$                 | Input hysteresis                      |                                | 0.15                              |                           | V    |
| $V_{ m oL}$               | Output low voltage                    | 3 mA sink current              | 0                                 | 0.4                       | V    |
| <i>t</i> r                | Rise time for SDA and SCL             |                                | $20+0.1C_b^2$                     | 1000                      | ns   |
| <i>t</i> of               | Output fall time ViHmin → ViLmax      | $10 \ pF < C_b{}^2 < 400 \ pF$ | 20+0.1C <sub>b</sub> <sup>2</sup> | 300                       | ns   |
| <i>I</i> i                | Input current SCL/SDA                 | 0.1  VDD < Vi < 0.9  VDD       | -10                               | 10                        | μΑ   |
| G                         | Internal Capacitance for each SCL/SDA |                                |                                   | 50                        | pF   |
| f <sub>SCL</sub>          | SCL clock frequency                   |                                | 0                                 | 100                       | kHz  |
| $R_{\text{pull-up}}$      | External pull-up resistor             | f <sub>SCL</sub> ≤ 100 kHz     |                                   | $1000 \text{ ns} / C_b^2$ | Ω    |
| <i>t</i> HDSTA            | Hold time (repeated) START            | f <sub>SCL</sub> ≤ 100 kHz     | 4.0                               |                           | μs   |
| <i>t</i> Low              | Low period of the SCL clock           | f <sub>SCL</sub> ≤ 100 kHz     | 4.7                               |                           | μS   |
| <i>t</i> HIGH             | High period of the SCL clock          | f <sub>SCL</sub> ≤ 100 kHz     | 4.0                               |                           | μs   |
| <i>t</i> susta            | Setup time for a repeated START       | f <sub>SCL</sub> ≤ 100 kHz     | 4.7                               |                           | μS   |
| <i>t</i> <sub>HDDAT</sub> | Data hold time                        | f <sub>SCL</sub> ≤ 100 kHz     | 0                                 | 3.45                      | μS   |
| <i>t</i> sudat            | Data setup time                       | f <sub>SCL</sub> ≤ 100 kHz     | 250                               |                           | ns   |
| <i>t</i> susto            | Setup time for STOP condition         | f <sub>SCL</sub> ≤ 100 kHz     | 4.0                               |                           | μs   |
| <i>t</i> BUF              | Bus free time between STOP and START  | f <sub>SCL</sub> ≤ 100 kHz     | 5                                 |                           | ms   |

<sup>&</sup>lt;sup>2</sup> Cb = Capacitance of bus line in pF, typically in the range of 10...400 pF

Table 2. I2C / SMBus Specification



Figure 15. I2C / SMBus Timing



#### 9.1 ADDRESS SELECTION

The address for I2C communication can be configured by pulling address input pins A1 and A0 either to GND (Logic Low) or leave them open (Logic High). An internal pull up resistor will cause the A1 / A0 pin to be in High Level if left open. A fixed addressing offset exists between the Controller and the EEPROM.

| A2 <sup>3</sup> | A.4 | 40 | I2C Add    | dress <sup>4</sup> |
|-----------------|-----|----|------------|--------------------|
| AZ°             | A1  | Α0 | Controller | EEPROM             |
| 0               | 0   | 0  | 0xB0       | 0xA0               |
| 0               | 0   | 1  | 0xB2       | 0xA2               |
| 0               | 1   | 0  | 0xB4       | 0xA4               |
| 0               | 1   | 1  | 0xB6       | 0xA6               |
| 1               | 0   | 0  | 0xB8       | 0xA8               |
| 1               | 0   | 1  | 0xBA       | 0xAA               |
| 1               | 1   | 0  | 0xBC       | 0xAC               |
| 1               | 1   | 1  | 0xBE       | 0xAE               |

<sup>&</sup>lt;sup>3</sup> A2 will be implemented in future

Table 3. Address and protocol encoding

## 9.2 SMBALERT\_L OUTPUT

The SMBALERT\_L signal indicates that the power supply is experiencing a problem that the system agent should investigate. This is a logical OR of the Shutdown and Warning events. It is asserted (pulled Low) at Shutdown or Warning events such as reaching temperature warning/shutdown threshold of critical component, general failure, over-current, over-voltage, under-voltage or low-speed of failed fan. This signal may also indicate the power supply is operating in an environment exceeding the specified limits.

The SMBAlert signal is asserted simultaneously with the LED turning to solid amber or blinking amber.

| PARAM            | ETER                                        | DESCRIPTION / CONDITION                               | MIN | NOM  | MAX | UNIT |
|------------------|---------------------------------------------|-------------------------------------------------------|-----|------|-----|------|
| SMB_A            | _ERT_L                                      |                                                       |     |      |     |      |
| V <sub>ext</sub> | Maximum External Pull up Voltage            |                                                       |     |      | 12  | V    |
| <i>l</i> он      | Maximum High Level Leakage Current          | No Failure or Warning condition, $V_O = 12 \text{ V}$ |     |      | 10  | μΑ   |
| Vol              | Output Low Level Voltage                    | Failure or Warning condition, Isink < 4 mA            | 0   |      | 0.4 | V    |
| Rpull up         | Internal Pull up Resistor to internal 3.3 V |                                                       |     | 4.7K |     |      |
| IOL              | Maximum Sink Current                        | <i>V<sub>O</sub></i> < 0.4 V                          |     |      | 4   | mA   |



Figure 16. SMBALERT\_L connection



Asia-Pacific

Europe, Middle East

North America

+86 755 298 85888

+353 61 49 8941

<sup>&</sup>lt;sup>4</sup> The LSB of the address byte is the R/W bit.

#### 9.3 CONTROLLER AND EEPROM ACCESS

The controller and the EEPROM in the power supply share the same I<sup>2</sup>C bus physical layer (see *Figure 17*) and can be accessed under different addresses, see ADDRESS SELECTION. The SDA/SCL lines are connected directly to the controller and EEPROM which are supplied by internal 3.3 V.

The EEPROM provides 256 bytes of user memory. None of the bytes are used for the operation of the power supply.



Figure 17. I2C Bus to DSP and EEPROM

#### 9.4 EEPROM Protocol

The EEPROM follows the industry communication protocols used for this type of device. Even though page write / read commands are defined, it is recommended to use the single byte write / read commands.

#### **WRITE**

The write command follows the SMBus 1.1 Write Byte protocol. After the device address with the write bit cleared a first byte with the data address to write to is sent followed by the data byte and the STOP condition. A new START condition on the bus should only occur after 5ms of the last STOP condition to allow the EEPROM to write the data into its memory.



#### **READ**

The read command follows the SMBus 1.1 Read Byte protocol. After the device address with the write bit cleared the data address byte is sent followed by a repeated start, the device address and the read bit set. The EEPROM will respond with the data byte at the specified location.





#### 9.5 PMBus® PROTOCOL

The Power Management Bus (PMBus®) is an open standard protocol that defines means of communicating with power conversion and other devices. For more information, please see the System Management Interface Forum web site at: www.powerSIG.org.

PMBus® command codes are not register addresses. They describe a specific command to be executed. The PET750-12-050 supply supports the following basic command structures:

- Clock stretching limited to 1 ms
- SCL low time-out of >25 ms with recovery within 10 ms
- Recognized any time Start/Stop bus conditions

#### WRITE

The write protocol is the SMBus 1.1 Write Byte/Word protocol. Note that the write protocol may end after the command byte or after the first data byte (Byte command) or then after sending 2 data bytes (Word command).



In addition, Block write commands are supported with a total maximum length of 255 bytes. See PET750-12-050ND PMBus® Communication Manual for further information.



#### **READ**

The read protocol is the SMBus 1.1 Read Byte/Word protocol. Note that the read protocol may request a single byte or word.



In addition, Block read commands are supported with a total maximum length of 255 bytes. See PET750-12-050ND PMBus® Communication Manual for further information.





## 9.6 GRAPHICAL USER INTERFACE

The Bel Power Solutions provides with its "I<sup>2</sup>C Utility" a Windows® XP/Vista/Win7 compatible graphical user interface allowing the programming and monitoring of the PET750-12-050ND Front-End.

The utility can be downloaded on: belfuse.com/power-solutions and supports both the PSMI and PMBus® protocols.

The GUI allows automatic discovery of the units connected to the communication bus and will show them in the navigation tree. In the monitoring view, the power supply can be controlled and monitored.

If the GUI is used in conjunction with the VRA.00335.0 Evaluation Board it is also possible to control the PSON\_L pin(s) of the power supply.

Further there is a button to disable the internal fan for approximately 10 seconds. This allows the user to take input power measurements without fan consumptions to check efficiency compliance to the Climate Saver Computing Platinum specification.



Figure 18. Monitoring dialog of the I2C Utility



## 10. TEMPERATURE AND FAN CONTROL

To achieve best cooling results sufficient airflow through the supply must be ensured. Do not block or obstruct the airflow at the rear of the supply by placing large objects directly at the output connector. The PET750-12-050ND is provided with a rear to front airflow, which means the air enters through the DC-output of the supply and leaves at the DC-inlet. The PET750-12-050ND power supply has been designed for horizontal operation.

The fan inside of the supply is controlled by a microprocessor. The rpm of the fan is adjusted to ensure optimal supply cooling and is a function of output power and the inlet temperature.

The PET750-12-050ND provides access via  $I^2C$  to the measured temperatures of in total 6 sensors within the power supply, see *Table 4*. The microprocessor is monitoring these temperatures and if warning threshold of one of these sensors is reached it will set fan to maximum speed. If temperatures continue to rise above shut down threshold the main output  $V_1$  (or  $V_{SB}$  if auxiliary converter is affected) will be disabled. At the same time, the warning or fault condition is signalized accordingly through LED, PWOK\_H and SMBALERT\_L.

| TEMPERATURE SENSOR    | DESCRIPTION / CONDITION                                         | PMBUS<br>REGISTER | WARNING<br>THRESHOLD | SHUT DOWN<br>THRESHOLD |
|-----------------------|-----------------------------------------------------------------|-------------------|----------------------|------------------------|
| Inlet air temperature | Sensor located on control board close to DC end of power supply | Ox8E              | 57°C                 | 60°C                   |
| Synchronous rectifier | Sensor located on secondary side of DC/DC stage                 | 0x8D              | 82°C                 | 85°C                   |

Table 4. Temperature sensor location and thresholds



Figure 19. Airflow direction

## 11. ELECTROMAGNETIC COMPATIBILITY

## 11.1 IMMUNITY

| PARAMETER                       | DESCRIPTION / CONDITION                                                                             | CRITERION |
|---------------------------------|-----------------------------------------------------------------------------------------------------|-----------|
| ESD Contact Discharge           | IEC / EN 61000-4-2, ±8 kV, 25+25 discharges per test point (metallic case, LED, connector body)     | А         |
| ESD Air Discharge               | IEC / EN 61000-4-2, ±15 kV, 25+25 discharges per test point (non-metallic user accessible surfaces) | А         |
| Radiated Electromagnetics Filed | IEC / EN 61000-4-3, 3 V/m, 1 kHz/80% Amplitude Modulation, 80 MHz 1 GHz                             | А         |
| Burst                           | IEC / EN 61000-4-4, Level 3 DC input port ±1 kV, 1 minute DC output port ±0.5kV, 1 minute           | В         |
| Surge                           | IEC / EN 61000-4-5<br>Common mode: ±1 kV<br>Differential mode ±1 kV                                 | А         |
| RF Conducted Immunity           | IEC / EN 61000-4-6, 3 Vrms, CW, 0.15 80 MHz                                                         | А         |

## 11.2 EMISSION

| PARAMETER          | DESCRIPTION / CONDITION                                           | CRITERION |
|--------------------|-------------------------------------------------------------------|-----------|
| Conducted Emission | EN 55022 / CISPR 22: 0.15 30 MHz, QP and AVG, single power supply | Class A   |



Asia-Pacific Eu

**Europe, Middle East** 

North America

+86 755 298 85888

+353 61 49 8941

| Dedicted Emission | EN 55022 / CISPR 22: 30 MHz 1 GHz, QP, | Class A |
|-------------------|----------------------------------------|---------|
| Radiated Emission | single power supply                    | Class A |

# 12. SAFETY / APPROVALS

Maximum electric strength testing is performed in the factory according to IEC/EN 62368-1, and UL/CSA 62368-1. Input-tooutput electric strength tests should not be repeated in the field. Bel Power Solutions will not honor any warranty claims resulting from electric strength field tests.

| PARAMETER            | DESCRIPTION / CONDITION                                                                                    | NOTE                       |
|----------------------|------------------------------------------------------------------------------------------------------------|----------------------------|
| Agency Approvals     | UL 62368-1<br>CAN/CSA-C22.2 No. 62368-1<br>IEC 62368-1<br>EN 62368-1<br>NEMKO                              |                            |
| Isolation Strength   | Input plus to chassis; 1500VDC for 1 minute Input minus to chassis; 1500VDC for 1 minute Output to chassis | Basic<br>Basic<br>Function |
| Creepage / Clearance | Primary to chassis (PE)<br>Primary to secondary                                                            | >2 mm                      |

# **13. ENVIRONMENTAL**

| PARAME | TER                  | DESCRIPTION / CONDITION                   | MIN | NOM | MAX    | UNIT |
|--------|----------------------|-------------------------------------------|-----|-----|--------|------|
| TA     | Ambient Temperature  | Up to 1'000 m ASL                         | 0   |     | +50    | °C   |
| 1A     | Ambient Temperature  | Linear derating from 1'000 to 3'048 m ASL |     |     | +40    | °C   |
| TAext  | Extended Temp. Range |                                           |     |     | 65     | °C   |
| TS     | Storage Temperature  | Non-operational                           | -20 |     | +70    | °C   |
|        | Altitude             | Operational, above Sea Level              | -   |     | 3'048  | m    |
|        | Ailitude             | Non-operational, above Sea Level          | -   |     | 10'600 | m    |
|        | Shock                | Per IPC9592B (CLASS 1)                    |     |     |        |      |
|        | Vibration            | Per IPC9592B (CLASS 1)                    |     |     |        |      |
|        | Acoustical Noise     | Distance 1 meter, 25°C, 50% Load          |     |     | 46     | dBA  |

# 14. RELIABILITY

| PARAME | TER                  | DESCRIPTION / CONDITION                                                                                 | MIN | NOM | MAX | UNIT  |
|--------|----------------------|---------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| MTBF   | Mean time to failure | According Telcordia SR-332; Ground Benign<br>T <sub>A</sub> = 25°C, Vi = -48 Vdc, 0.5 · I1 nom, ISB nom | 300 |     |     | kh    |
|        | Expected life time   | $T_A = 25$ °C, $V_i = -48$ Vdc, $0.7 \cdot I_{1 \text{ nom}}$ , $I_{SB \text{ nom}}$                    | 5   |     |     | years |

# 15. MECHANICAL

| PARAMETE | ER         | DESCRIPTION / CONDITION | MIN | NOM  | MAX | UNIT |
|----------|------------|-------------------------|-----|------|-----|------|
|          |            | Width                   |     | 50.5 |     | mm   |
|          | Dimensions | Heigth                  |     | 40   |     | mm   |
|          |            | Depth                   |     | 300  |     | mm   |
| m V      | Veight     |                         |     | 900  |     | g    |



Top and side view with the connector added



Figure 20. Mechanical Drawing-Side/Top View



Figure 21. Front View



Front View

Figure 22. Rear View

# **16. CONNECTIONS**



Asia-Pacific

Europe, Middle East

North America

+86 755 298 85888 +353 61 49 8941

| PARAMETER                       | DESCRIPTION / CONDITION                                              | MIN | NOM | MAX | UNIT |
|---------------------------------|----------------------------------------------------------------------|-----|-----|-----|------|
| DC input connector              | Screw terminal block Supplier: DINKLE ENTERPRISE, MPN: DT-66-B11W-03 |     |     |     |      |
| DC input power cord requirement | Or equivalent Wire size                                              |     | 12  |     | AWG  |
| DC output connector             | 16 power contacts, 24 signal contacts                                |     |     |     |      |
| DC output mating connector      | Supplier FCI(Amphenol), MPN: 10118868-003LF                          |     |     |     |      |

For the pin assignment of DC output connector (PCB card edge), please refer to Figure 23 and Table 5.



Figure 23. Pin Assignment of DC Output Connector (PCB card edge)

| PIN               | DESCRIPTION                                                                                                                                                          |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| +12V              | 12V power output                                                                                                                                                     |
| GND               | Grounding                                                                                                                                                            |
| 5 V <sub>SB</sub> | 5V standby power                                                                                                                                                     |
| A0                | I2C Address                                                                                                                                                          |
| A1                | I2C Address                                                                                                                                                          |
| A2                | I2C Address                                                                                                                                                          |
| PW_OK             | Power Good Output. Signal is pulled HIGH to indicate all outputs ok.                                                                                                 |
| PS_ON             | Module PS_ON Remote control power On/Off (Pulled LOW=POWER ON)                                                                                                       |
| PS_KILL           | Activate PSU by hot-plug activity                                                                                                                                    |
| SCL               | I2C CLOCK                                                                                                                                                            |
| SDA               | I2C DATA                                                                                                                                                             |
| PDB_ALERT         | To receive ALERT signal from system, If signal is pulled LOW, the unit internal fan will be forced to run at maximum speed, This signal is inactive at standby mode. |
| SMB_ALERT         | SMB Alert signal output: active-low                                                                                                                                  |
| 12LS              | 12V Load Share                                                                                                                                                       |
| PRESENT           | This pin is grounded with a 47R resistor. To indicate a power has been plugged in.                                                                                   |
| 12VRS+            | 12V Remote sense                                                                                                                                                     |



| 12VRS-    | 12V Remote sense return                                                         |
|-----------|---------------------------------------------------------------------------------|
| PDB_FAULT | To receive a FAULT signal. Power shall be shut down if this pin is pulled HIGH. |
| DC_OK     | DC input OK signal: active-high                                                 |

Table 5. Output Pin Assignment

# 17. ACCESSORIES

| ITEM | DESCRIPTION                                                                                                                                                             | ORDERING PART<br>NUMBER | SOURCE                      |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------------------|
|      | <b>I<sup>2</sup>C Utility</b> Windows XP/Vista/7 compatible GUI to program, control and monitor PET750-12-050ND Front-Ends (and other I <sup>2</sup> C units)           | TBD                     | belfuse.com/power-solutions |
|      | USB to I <sup>2</sup> C Converter Master I <sup>2</sup> C device to program, control and monitor I <sup>2</sup> C units in conjunction with the <i>PC Utility</i>       | ZM-00056                | belfuse.com/power-solutions |
|      | <b>Evaluation Board</b> Connector board to operate PET750-12-050ND. Includes an on-board USB to I <sup>2</sup> C converter (use <i>FC Utility</i> as desktop software). | VRA.00335.0             | belfuse.com/power-solutions |



## **18. REVISION HISTORY**

| DATE       | REVISION                | ISSUE                                                                                                                                                                                                                                                                         | PREPARED<br>BY    | APPROVED<br>BY |
|------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------|
| 2017/02/24 | Preliminary             | First release                                                                                                                                                                                                                                                                 | XF Yang           | Mike Chen      |
| 2017/09/02 | -001<br>Release for DVT | Update some parameters based on EVT test result                                                                                                                                                                                                                               | XF Yang           | Mike Chen      |
| 2017/10/27 | -002                    | podate Radiated Electromagnetics Filed and RF Conducted<br>Immunity     update vibration and shock specification                                                                                                                                                              | XF Yang           | Mike Chen      |
| 2018/01/22 | -003                    | 1, update DC drop without $V_{SB}$ leaving regulation from 10msecs to 20msecs 2, update Burst to change DC input port from +/-2Kv to +/-1Kv; add DC output port test of +/-0.5KV                                                                                              | Christian<br>Cruz | Mike Chen      |
| 2018/04/11 | AA                      | Release to AA                                                                                                                                                                                                                                                                 | Christian<br>Cruz | Mike Chen      |
| 2018/08/02 | AA2                     | Typographical error (7. Monitoring) and remove "Preliminary" mark                                                                                                                                                                                                             | Christian<br>Cruz | Mike Chen      |
| 2023/08/18 | АВ                      | Add or equivalent for section 16 DC input connector Delete 80 plus logo at page 1 Remove the tolerance spec note at section 15 Separate the DC output and output mating connector at section 16 Update the safety approve standard and electrical strength test at section 12 | Xiao Xue          | Andrew Li      |

# For more information on these products consult: tech.support@psbel.com

**NUCLEAR AND MEDICAL APPLICATIONS** - Products are not designed or intended for use as critical components in life support systems, equipment used in hazardous environments, or nuclear control systems.

**TECHNICAL REVISIONS** - The appearance of products, including safety agency certifications pictured on labels, may change depending on the date manufactured. Specifications are subject to change without notice.

